11 / 16 page
CY7C4282
CY7C4292
Document #: 38-06009 Rev. *B
Page 11 of 16
Note:
16. The clocks (RCLK, WCLK) can be free-running during reset.
17. For standalone or width expansion configuration only.
18. After reset, the outputs will be LOW if OE = 0 and three-state if OE=1.
19. When tSKEW1 > minimum specification, tFRL (maximum) = tCLK + tSKEW2. When tSKEW1 < minimum specification, tFRL (maximum) = either 2*tCLK + tSKEW1 or tCLK + tSKEW1.
The Latency Timing applies only at the Empty Boundary (EF = LOW).
20. The first word is available the cycle after EF goes HIGH, always.
Switching Waveforms (continued)
Reset Timing
tRS
tRSR
Q0– Q8
RS
tRSF
tRSF
tRSF
OE=1
OE=0
REN,WEN
EF,PAE
FF,PAF
[16]
[18]
tRSS
LD
[17]
D0 (FIRSTVALIDWRITE)
First Data Word Latency after Reset with Simultaneous Read and Write
tSKEW1
WEN
WCLK
Q0 –Q8
EF
REN
OE
tOE
tENS
tOLZ
tDS
RCLK
tREF
tA
tFRL
D1
D2
D3
D4
D0
D1
D0 –D8
4282–9
tA
[19]
[20]