Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.COM

X  

CY7C1371C-117BGI Datasheet(PDF) 9 Page - Cypress Semiconductor

Part # CY7C1371C-117BGI
Description  18-Mbit (512K x 36/1M x 18) Flow-Through SRAM with NoBL Architecture
Download  33 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  CYPRESS [Cypress Semiconductor]
Direct Link  http://www.cypress.com
Logo CYPRESS - Cypress Semiconductor

CY7C1371C-117BGI Datasheet(HTML) 9 Page - Cypress Semiconductor

Back Button CY7C1371C-117BGI Datasheet HTML 5Page - Cypress Semiconductor CY7C1371C-117BGI Datasheet HTML 6Page - Cypress Semiconductor CY7C1371C-117BGI Datasheet HTML 7Page - Cypress Semiconductor CY7C1371C-117BGI Datasheet HTML 8Page - Cypress Semiconductor CY7C1371C-117BGI Datasheet HTML 9Page - Cypress Semiconductor CY7C1371C-117BGI Datasheet HTML 10Page - Cypress Semiconductor CY7C1371C-117BGI Datasheet HTML 11Page - Cypress Semiconductor CY7C1371C-117BGI Datasheet HTML 12Page - Cypress Semiconductor CY7C1371C-117BGI Datasheet HTML 13Page - Cypress Semiconductor Next Button
Zoom Inzoom in Zoom Outzoom out
 9 / 33 page
background image
CY7C1371C
CY7C1373C
Document #: 38-05234 Rev. *D
Page 9 of 33
TCK
-
U4
R7
JTAG-Clock
Clock input to the JTAG circuitry. If the JTAG feature is
not being utilized, this pin must be connected to VSS. This
pin is not available on TQFP packages.
NC
16,38,39,42,
43,66,14
B1,C1,R1,
T1,T2,J3,
D4,L4,J5,
R5,T6,U6,
B7,C7,R7
A1,A11,B1,
B11,C2,C10,
H1,H3,H9,H
10,N2,N5,
N6,N7,
N10,P1,P2,
P11,R2
-
No Connects. Not internally connected to the die.
18M,36M, 72M, 144M and 288M are address expansion
pins and are not internally connected to the die.
NC / VDD
––
H2
Can either be left unconnected or connected to VDD.
Must not be connected to VSS.
CY7C1373C–Pin Definitions
Name
TQFP
BGA
fBGA
I/O
Description
A0, A1, A
37,36,32,33,
34,35,44,45,
46,47,48,49,
50,80,81,82,
83,84,99,
100
P4,N4,A2,
C2,R2,T2,
A3,B3,C3,
T3,A4,
A5,B5,C5,
T5,A6,C6,
R6,T6
R6,P6,A2,
A9,A10,A11,
B2,B9,B10,
P3,P4,P8,
P9,P10,R3,
R4,R8,R9,
R10,R11
Input-
Synchronous
Address Inputs used to select one of the 1M address
locations. Sampled at the rising edge of the CLK. A[1:0]
are fed to the two-bit burst counter.
BWA,BWB
93,94
G3,L5
B5,A4
Input-
Synchronous
Byte Write Select Inputs, active LOW. Qualified with WE
to conduct writes to the SRAM. Sampled on the rising
edge of CLK.
WE
88
H4
B7
Input-
Synchronous
Write Enable Input, active LOW. Sampled on the rising
edge of CLK if CEN is active LOW. This signal must be
asserted LOW to initiate a write sequence.
ADV/LD
85
B4
A8
Input-
Synchronous
Advance/Load Input. Used to advance the on-chip
address counter or load a new address. When HIGH (and
CEN is asserted LOW) the internal burst counter is
advanced. When LOW, a new address can be loaded into
the device for an access. After being deselected, ADV/LD
should be driven LOW in order to load a new address.
CLK
89
K4
B6
Input-
Clock
Clock Input. Used to capture all synchronous inputs to
the device. CLK is qualified with CEN. CLK is only recog-
nized if CEN is active LOW.
CE1
98
E4
A3
Input-
Synchronous
Chip Enable 1 Input, active LOW. Sampled on the rising
edge of CLK. Used in conjunction with CE2, and CE3 to
select/deselect the device.
CE2
97
B2
B3
Input-
Synchronous
Chip Enable 2 Input, active HIGH. Sampled on the rising
edge of CLK. Used in conjunction with CE1 and CE3 to
select/deselect the device.
CE3
92
B6
A6
Input-
Synchronous
Chip Enable 3 Input, active LOW. Sampled on the rising
edge of CLK. Used in conjunction with CE1 and CE2 to
select/deselect the device.
OE
86
F4
B8
Input-
Asynchronous
Output Enable, asynchronous input, active LOW.
Combined with the synchronous logic block inside the
device to control the direction of the I/O pins. When LOW,
the I/O pins are allowed to behave as outputs. When
deasserted HIGH, I/O pins are tri-stated, and act as input
data pins. OE is masked during the data portion of a write
sequence, during the first clock when emerging from a
deselected state, when the device has been deselected.
CY7C1371C–Pin Definitions (continued)
Name
TQFP
BGA
fBGA
I/O
Description


Similar Part No. - CY7C1371C-117BGI

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CY7C1371B CYPRESS-CY7C1371B Datasheet
876Kb / 26P
   512K x 36/1M x 18 Flow-Thru SRAM with NoBL Architecture
CY7C1371B-100AC CYPRESS-CY7C1371B-100AC Datasheet
876Kb / 26P
   512K x 36/1M x 18 Flow-Thru SRAM with NoBL Architecture
CY7C1371B-100AI CYPRESS-CY7C1371B-100AI Datasheet
876Kb / 26P
   512K x 36/1M x 18 Flow-Thru SRAM with NoBL Architecture
CY7C1371B-100BGC CYPRESS-CY7C1371B-100BGC Datasheet
876Kb / 26P
   512K x 36/1M x 18 Flow-Thru SRAM with NoBL Architecture
CY7C1371B-100BGI CYPRESS-CY7C1371B-100BGI Datasheet
876Kb / 26P
   512K x 36/1M x 18 Flow-Thru SRAM with NoBL Architecture
More results

Similar Description - CY7C1371C-117BGI

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CY7C1371D CYPRESS-CY7C1371D_07 Datasheet
1,011Kb / 29P
   18-Mbit (512K x 36/1M x 18) Flow-Through SRAM with NoBL??Architecture
CY7C1371DV25 CYPRESS-CY7C1371DV25 Datasheet
444Kb / 28P
   18-Mbit (512K x 36/1M x 18) Flow-Through SRAM with NoBL??Architecture
CY7C1461AV25 CYPRESS-CY7C1461AV25 Datasheet
459Kb / 29P
   36-Mbit (1M x 36/2M x 18/512K x 72) Flow-Through SRAM with NoBL??Architecture
CY7C1370DV25 CYPRESS-CY7C1370DV25 Datasheet
421Kb / 30P
   18-Mbit (512K x 36/1M x 18) Pipelined SRAM with NoBL??Architecture
CY7C1370D CYPRESS-CY7C1370D_06 Datasheet
511Kb / 28P
   18-Mbit (512K x 36/1M x 18) Pipelined SRAM with NoBL??Architecture
CY7C1370DV25 CYPRESS-CY7C1370DV25_06 Datasheet
553Kb / 27P
   18-Mbit (512K x 36/1M x 18) Pipelined SRAM with NoBL??Architecture
CY7C1370D CYPRESS-CY7C1370D Datasheet
344Kb / 30P
   18-Mbit (512K X 36/1M X 18) Pipelined SRAM with NoBL Architecture
CY7C1371D CYPRESS-CY7C1371D Datasheet
447Kb / 30P
   18-Mbit (512K x 36/1M x 18) Flow-Through SRAM with NoBLTM Architecture
CY7C1461AV33 CYPRESS-CY7C1461AV33_08 Datasheet
859Kb / 32P
   36 Mbit (1M x 36/2 M x 18/512K x 72) Flow-Through SRAM with NoBL??Architecture
CY7C1371B CYPRESS-CY7C1371B Datasheet
876Kb / 26P
   512K x 36/1M x 18 Flow-Thru SRAM with NoBL Architecture
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com