Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.COM

X  

CDCVF25084 Datasheet(PDF) 2 Page - Texas Instruments

Click here to check the latest version.
Part # CDCVF25084
Description  3.3-V 1:8 ZERO DELAY (PLL) x4 CLOCK MULTIPLIER
Download  12 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  TI [Texas Instruments]
Direct Link  http://www.ti.com
Logo TI - Texas Instruments

CDCVF25084 Datasheet(HTML) 2 Page - Texas Instruments

  CDCVF25084 Datasheet HTML 1Page - Texas Instruments CDCVF25084 Datasheet HTML 2Page - Texas Instruments CDCVF25084 Datasheet HTML 3Page - Texas Instruments CDCVF25084 Datasheet HTML 4Page - Texas Instruments CDCVF25084 Datasheet HTML 5Page - Texas Instruments CDCVF25084 Datasheet HTML 6Page - Texas Instruments CDCVF25084 Datasheet HTML 7Page - Texas Instruments CDCVF25084 Datasheet HTML 8Page - Texas Instruments CDCVF25084 Datasheet HTML 9Page - Texas Instruments Next Button
Zoom Inzoom in Zoom Outzoom out
 2 / 12 page
background image
CDCVF25084
3.3-V 1:8 ZERO DELAY (PLL) x4 CLOCK MULTIPLIER
SCAS690A – APRIL 2003 – REVISED MAY 2003
2
POST OFFICE BOX 655303
DALLAS, TEXAS 75265
Terminal Functions
TERMINAL
TYPE
DESCRIPTION
NAME
PIN NO.
TYPE
DESCRIPTION
1Y[0:3]
2, 3, 14, 15
O
Bank 1Yn clock outputs. These outputs are low-skew copies of CLKIN. Each output has an integrated
25-
Ω series-damping resistor.
2Y[0:3]
6, 7, 10, 11
O
Bank 2Yn clock outputs. These outputs are low-skew copies of CLKIN. Each output has an integrated
25-
Ω series-damping resistor.
CLKIN
1
I
Clock input. CLKIN provides the clock signal to be distributed by the CDCVF25084 clock driver. CLKIN is
used to provide the reference signal to the integrated PLL that generates the output signal. CLKIN must
have a fixed frequency and phase in order for the PLL to acquire lock. Once the circuit is powered up and
a valid signal is applied, a stabilization time is required for the PLL to phase lock the feedback signal to
CLKIN.
FBIN
16
I
Feedback input. FBIN provides the feedback signal to the internal PLL. FBIN must be wired to one of the
outputs to complete the feedback loop of the internal PLL. The integrated PLL synchronizes the FBIN and
output signal so there is nominally zero-delay from input clock to output clock.
GND
5, 12
Ground
Ground
S1, S2
9, 8
I
Select pins to determine mode of operation. See the FUNCTION TABLE for mode selection options.
VDD
4, 13
Power
Supply voltage. The supply voltage range is 3 V to 3.6 V


Similar Part No. - CDCVF25084

ManufacturerPart #DatasheetDescription
logo
Texas Instruments
CDCVF25084PW TI1-CDCVF25084PW Datasheet
539Kb / 15P
[Old version datasheet]   3.3-V 1:8 ZERO DELAY (PLL) x4 CLOCK MULTIPLIER
CDCVF25084PWG4 TI1-CDCVF25084PWG4 Datasheet
539Kb / 15P
[Old version datasheet]   3.3-V 1:8 ZERO DELAY (PLL) x4 CLOCK MULTIPLIER
CDCVF25084PWR TI1-CDCVF25084PWR Datasheet
539Kb / 15P
[Old version datasheet]   3.3-V 1:8 ZERO DELAY (PLL) x4 CLOCK MULTIPLIER
CDCVF25084PWRG4 TI1-CDCVF25084PWRG4 Datasheet
539Kb / 15P
[Old version datasheet]   3.3-V 1:8 ZERO DELAY (PLL) x4 CLOCK MULTIPLIER
More results

Similar Description - CDCVF25084

ManufacturerPart #DatasheetDescription
logo
Texas Instruments
CDCVF25084PW TI1-CDCVF25084PW Datasheet
539Kb / 15P
[Old version datasheet]   3.3-V 1:8 ZERO DELAY (PLL) x4 CLOCK MULTIPLIER
logo
Renesas Technology Corp
2308B RENESAS-2308B Datasheet
891Kb / 18P
   3.3 VOLT ZERO DELAY CLOCK MULTIPLIER
MAY 21, 2021
logo
Fairchild Semiconductor
FMS7951 FAIRCHILD-FMS7951 Datasheet
73Kb / 8P
   Zero Delay Clock Multiplier
logo
ON Semiconductor
NB2305A ONSEMI-NB2305A_15 Datasheet
89Kb / 8P
   3.3 V Zero Delay Clock Buffer
May, 2015 ??Rev. 11
NB2305A ONSEMI-NB2305A Datasheet
133Kb / 8P
   3.3 V Zero Delay Clock Buffer
November, 2006 ??Rev. 5
NB2309A ONSEMI-NB2309A_15 Datasheet
89Kb / 9P
   3.3 V Zero Delay Clock Buffer
May, 2015 ??Rev. 11
NB2304A ONSEMI-NB2304A_10 Datasheet
155Kb / 7P
   3.3 V Zero Delay Clock Buffer
October, 2010 -- Rev. 9
NB2309A ONSEMI-NB2309A Datasheet
140Kb / 9P
   3.3 V Zero Delay Clock Buffer
November, 2006 ??Rev. 4
NB2304A ONSEMI-NB2304A Datasheet
125Kb / 10P
   3.3 V Zero Delay Clock Buffer
November, 2006 ??Rev. 5
logo
Cypress Semiconductor
CY2305 CYPRESS-CY2305_12 Datasheet
629Kb / 21P
   3.3 V Zero Delay Clock Buffer
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com