Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.COM

X  

UCN5821A Datasheet(PDF) 4 Page - Allegro MicroSystems

Part # UCN5821A
Description  BiMOS II 8-BIT SERIAL-INPUT, LATCHED DRIVERS
Download  7 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  ALLEGRO [Allegro MicroSystems]
Direct Link  http://www.allegromicro.com
Logo ALLEGRO - Allegro MicroSystems

UCN5821A Datasheet(HTML) 4 Page - Allegro MicroSystems

  UCN5821A Datasheet HTML 1Page - Allegro MicroSystems UCN5821A Datasheet HTML 2Page - Allegro MicroSystems UCN5821A Datasheet HTML 3Page - Allegro MicroSystems UCN5821A Datasheet HTML 4Page - Allegro MicroSystems UCN5821A Datasheet HTML 5Page - Allegro MicroSystems UCN5821A Datasheet HTML 6Page - Allegro MicroSystems UCN5821A Datasheet HTML 7Page - Allegro MicroSystems  
Zoom Inzoom in Zoom Outzoom out
 4 / 7 page
background image
5821
8-BIT SERIAL-INPUT,
LATCHED DRIVERS
115 Northeast Cutoff, Box 15036
Worcester, Massachusetts 01615-0036 (508) 853-5000
TIMING CONDITIONS
(VDD = 5.0 V, TA = +25°C, Logic Levels are VDD and Ground)
A.
Minimum Data Active Time Before Clock Pulse
(Data Set-Up Time) ....................................................................... 75 ns
B.
Minimum Data Active Time After Clock Pulse
(Data Hold Time) ........................................................................... 75 ns
C.
Minimum Data Pulse Width .............................................................. 150 ns
D.
Minimum Clock Pulse Width ............................................................ 150 ns
E.
Minimum Time Between Clock Activation and Strobe ....................... 30 ns
F.
Minimum Strobe Pulse Width ........................................................... 100 ns
G.
Typical Time Between Strobe Activation and
Output Transition .......................................................................... 1.0
µs
TRUTH TABLE
Serial
Shift Register Contents
Serial
Latch Contents
Output Contents
Data
Clock
Data
Strobe
Output
Input
Input I1
I2
I3
.............. I8
Output
Input
I1
I2
I3
.............. I8
Enable
I1 I2 I3 ..............
I8
HH
R1 R2 .............. R7
R7
LL
R1 R2 .............. R7
R7
XR1 R2 R3 .............. R8
R8
XXX.............. X
X
L
R1 R2 R3 .............. R8
P1 P2 P3 .............. P8
P8
HP1 P2 P3 .............. P8
LP1 P2 P3 .............. P8
XXX.............. X
H
H
H
H
..............
H
L = Low Logic Level
H = High Logic Level
X = Irrelevant
P = Present State
R = Previous State
Dwg. No. A-12,627
Serial Data present at the input is
transferred to the shift register on the
logic “0” to logic “1” transition of the
CLOCK input pulse. On succeeding
CLOCK pulses, the registers shift data
information towards the SERIAL DATA
OUTPUT. The SERIAL DATA must
appear at the input prior to the rising edge
of the CLOCK input waveform.
Information present at any register is
transferred to its respective latch when the
STROBE is high (serial-to-parallel con-
version). The latches will continue to
accept new data as long as the STROBE
is held high. Applications where the
latches are bypassed (STROBE tied high)
will require that the ENABLE input be
high during serial data entry.
When the ENABLE input is high, all
of the output buffers are disabled (OFF)
without affecting the information stored
in the latches or shift register. With the
ENABLE input low, the outputs are
controlled by the state of the latches.
A
D
B
C
E
F
CLOCK
DATA IN
STROBE
OUTPUT
ENABLE
OUTN
G


Similar Part No. - UCN5821A

ManufacturerPart #DatasheetDescription
logo
Allegro MicroSystems
UCN5821A ALLEGRO-UCN5821A Datasheet
143Kb / 8P
   BiMOS II 8-BIT SERIAL-INPUT, LATCHED DRIVERS
UCN5821A ALLEGRO-UCN5821A Datasheet
246Kb / 8P
   BiMOS II 8-Bit Serial Input Latched Drivers
October 28, 2005
More results

Similar Description - UCN5821A

ManufacturerPart #DatasheetDescription
logo
Allegro MicroSystems
5841 ALLEGRO-5841 Datasheet
174Kb / 8P
   BiMOS II 8-BIT SERIAL-INPUT, LATCHED DRIVERS
A5821 ALLEGRO-A5821 Datasheet
246Kb / 8P
   BiMOS II 8-Bit Serial Input Latched Drivers
October 28, 2005
5821AND ALLEGRO-5821AND Datasheet
143Kb / 8P
   BiMOS II 8-BIT SERIAL-INPUT, LATCHED DRIVERS
5895 ALLEGRO-5895 Datasheet
93Kb / 8P
   BiMOS II 8-BIT SERIAL INPUT, LATCHED SOURCE DRIVERS
5890 ALLEGRO-5890 Datasheet
150Kb / 8P
   BIMOS II 8-BIT SERIAL-INPUT, LATCHED SOURCE DRIVERS
5832 ALLEGRO-5832 Datasheet
78Kb / 8P
   BiMOS II 32-BIT SERIAL-INPUT, LATCHED DRIVERS
A5832 ALLEGRO-A5832 Datasheet
222Kb / 9P
   BiMOS II 32-BIT SERIAL-INPUT, LATCHED DRIVERS
October 28, 2005
5811 ALLEGRO-5811 Datasheet
156Kb / 8P
   BiMOS II 12-BIT SERIAL-INPUT, LATCHED SOURCE DRIVERS
5815 ALLEGRO-5815 Datasheet
157Kb / 6P
   BiMOS II 8-BIT LATCHED SOURCE DRIVERS
5800 ALLEGRO-5800 Datasheet
117Kb / 12P
   BiMOS II LATCHED DRIVERS
More results


Html Pages

1 2 3 4 5 6 7


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com