Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.COM

X  

UPD7281 Datasheet(PDF) 21 Page - NEC

Part # UPD7281
Description  IEEE1394 OHCI 1.1 COMPLIANT 3PORT PHY-LINK 1-CHIP HOST CONTROLLER
Download  40 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  NEC [NEC]
Direct Link  http://www.nec.com/
Logo NEC - NEC

UPD7281 Datasheet(HTML) 21 Page - NEC

Back Button UPD7281 Datasheet HTML 17Page - NEC UPD7281 Datasheet HTML 18Page - NEC UPD7281 Datasheet HTML 19Page - NEC UPD7281 Datasheet HTML 20Page - NEC UPD7281 Datasheet HTML 21Page - NEC UPD7281 Datasheet HTML 22Page - NEC UPD7281 Datasheet HTML 23Page - NEC UPD7281 Datasheet HTML 24Page - NEC UPD7281 Datasheet HTML 25Page - NEC Next Button
Zoom Inzoom in Zoom Outzoom out
 21 / 40 page
background image
Preliminary Data Sheet S15306EJ2V0DS
21
µµµµPD72874
3.1.5 Offset_08
Revision ID Register
This register specifies a revision number assigned by NEC Corporation for the
µPD72874.
Bits
R/W
Description
7-0
R
Default value of 01H. It specifies the silicon revision. It will be incremented for subsequent
silicon revisions.
3.1.6 Offset_09
Class Code Register
This register identifies the class code, sub-class code, and programming interface of the
µPD72874.
Bits
R/W
Description
7-0
R
Constant value of 10H. It specifies an IEEE1394 OHCI-compliant Host Controller.
15-8
R
Constant value of 00H. It specifies an “IEEE1394” type.
23-16
R
Constant value of 0CH. It specifies a “Serial Bus Controller”.
3.1.7 Offset_0C
Cache Line Size Register
This register specifies the system cache line size, which is PC-host system dependent, in units of 32-bit words.
The following cache line sizes are supported: 2, 4, 8, 16, 32, 64, and 128. All other values will be recognized as 0,
i.e. cache disabled.
Bits
R/W
Description
7-0
R/W
Default value of 00H.
3.1.8 Offset_0D
Latency Timer Register
This register defines the maximum amount of time that the
µPD72874 is permitted to retain ownership of the bus
after it has acquired bus ownership and initiated a subsequent transaction.
Bits
R/W
Description
7-0
R/W
Default value of 00H. It specifies the number of PCI-bus clocks that the
µPD72874 may hold
the PCI bus as a bus-master.
3.1.9 Offset_0E
Header Type Register
Bits
R/W
Description
7-0
R
Constant value of 00H. It specifies a single function device.
3.1.10 Offset_0F BIST Register
Bits
R/W
Description
7-0
R
Constant value of 00H. It specifies whether the device is capable of Built-in Self Test.


Similar Part No. - UPD7281

ManufacturerPart #DatasheetDescription
logo
NEC
UPD72850A NEC-UPD72850A Datasheet
290Kb / 48P
   IEEE1394 400Mbps PHY
logo
Renesas Technology Corp
UPD72850A RENESAS-UPD72850A Datasheet
482Kb / 50P
   MOS INTEGRATED CIRCUIT
1999
logo
NEC
UPD72850AGK-9EU NEC-UPD72850AGK-9EU Datasheet
290Kb / 48P
   IEEE1394 400Mbps PHY
logo
Renesas Technology Corp
UPD72850AGK-9EU RENESAS-UPD72850AGK-9EU Datasheet
482Kb / 50P
   MOS INTEGRATED CIRCUIT
1999
UPD72850B RENESAS-UPD72850B Datasheet
512Kb / 50P
   MOS INTEGRATED CIRCUIT
2001
More results

Similar Description - UPD7281

ManufacturerPart #DatasheetDescription
logo
NEC
UPD72870A NEC-UPD72870A Datasheet
331Kb / 27P
   IEEE1394 1-CHIP OHCI HOST CONTROLLER
UPD72870 NEC-UPD72870 Datasheet
337Kb / 48P
   IEEE1394 1-CHIP OHCI HOST CONTROLLER
UPD72862 NEC-UPD72862 Datasheet
194Kb / 36P
   IEEE1394 OHCI HOST CONTROLLER
logo
Texas Instruments
TSB43AB22A TI-TSB43AB22A Datasheet
518Kb / 112P
[Old version datasheet]   INTEGRATED 1394A-2000 OHCI PHY/LINK-LAYER CONTROLLER
TSB43AB23PDTG4 TI1-TSB43AB23PDTG4 Datasheet
665Kb / 110P
[Old version datasheet]   IEEE 1394a-2000 OHCI PHY/Link Layer Controller 
TSB43AB21 TI-TSB43AB21 Datasheet
656Kb / 109P
[Old version datasheet]   INTERGRATED 1394A-2000 OHCI PHY LINK-LAYER CONTROLLER
TSB43AB21A TI-TSB43AB21A Datasheet
557Kb / 116P
[Old version datasheet]   Integrated 1394a-2000 OHCI PHY/Link-Layer Controller
TSB43AB22 TI-TSB43AB22 Datasheet
519Kb / 112P
[Old version datasheet]   INTERGRATED 1394a-2000 OHCI PHY/LINK-LAYER CONTROLLER
TSB43AB22 TI1-TSB43AB22_14 Datasheet
99Kb / 7P
[Old version datasheet]   Integrated 1394a-2000 OHCI PHY/Link-Layer Controller
TSB83AA22C TI-TSB83AA22C Datasheet
146Kb / 8P
[Old version datasheet]   Phy and OHCI Link Device
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com