Electronic Components Datasheet Search |
|
MC33972 Datasheet(PDF) 7 Page - Motorola, Inc |
|
MC33972 Datasheet(HTML) 7 Page - Motorola, Inc |
7 / 28 page MOTOROLA ANALOG INTEGRATED CIRCUIT DEVICE DATA 33972 7 DYNAMIC ELECTRICAL CHARACTERISTICS Characteristics noted under conditions of 3.1 V ≤ VDD ≤ 5.25 V, 8.0 V ≤ VPWR ≤ 16 V, -40°C ≤ TC ≤ 125°C, unless otherwise noted. Where applicable, typical values reflect the parameter’s approximate average value with VPWR = 13 V, TA = 25°C. Characteristic Symbol Min Typ Max Unit SWITCH INPUT Pulse Wetting Current Time tPULSE(ON) 15 16 20 ms Interrupt Delay Time Normal Mode tINT-DLY – 5.0 16 µs Sleep Mode Switch Scan Time tSCAN 100 200 300 µs Calibrated Scan Timer Accuracy Sleep Mode tSCAN TIMER – – 10 % Calibrated Interrupt Timer Accuracy Sleep Mode tINT TIMER – – 10 % DIGITAL INTERFACE TIMING (Note 13) Required Low-State Duration on VPWR for Reset (Note 14) VPWR ≤ 0.2 V tRESET – – 10 µs Falling Edge of CS to Rising Edge of SCLK Required Setup Time tLEAD 100 – – ns Falling Edge of SCLK to Rising Edge of CS Required Setup Time tLAG 50 – – ns SI to Falling Edge of SCLK Required Setup Time tSI(SU) 16 – – ns Falling Edge of SCLK to SI Required Hold Time tSI(HOLD) 20 – – ns SI, CS, SCLK Signal Rise Time (Note 15) tR(SI) – 5.0 – ns SI, CS, SCLK Signal Fall Time (Note 15) tF(SI) – 5.0 – ns Time from Falling Edge of CS to SO Low Impedance (Note 16) tSO(EN) – – 55 ns Time from Rising Edge of CS to SO High Impedance (Note 17) tSO(DIS) – – 55 ns Time from Rising Edge of SCLK to SO Data Valid (Note 18) tVALID – 25 55 ns Notes 13. These parameters are guaranteed by design. Production test equipment uses 4.16 MHz, 5.0 V SPI interface. 14. This parameter is guaranteed by design but not production tested. 15. Rise and Fall time of incoming SI, CS, and SCLK signals suggested for design consideration to prevent the occurrence of double pulsing. 16. Time required for valid output status data to be available on SO terminal. 17. Time required for output states data to be terminated at SO terminal. 18. Time required to obtain valid data out from SO following the rise of SCLK with 200 pF load. Freescale Semiconductor, Inc. For More Information On This Product, Go to: www.freescale.com |
Similar Part No. - MC33972 |
|
Similar Description - MC33972 |
|
|
Link URL |
Privacy Policy |
ALLDATASHEET.COM |
Does ALLDATASHEET help your business so far? [ DONATE ] |
About Alldatasheet | Advertisement | Datasheet Upload | Contact us | Privacy Policy | Link Exchange | Manufacturer List All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |