Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.COM

X  

MX7705EUE Datasheet(PDF) 28 Page - Maxim Integrated Products

Part # MX7705EUE
Description  16-Bit, Low-Power, 2-Channel, Sigma-Delta ADC
Download  34 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  MAXIM [Maxim Integrated Products]
Direct Link  https://www.maximintegrated.com/en.html
Logo MAXIM - Maxim Integrated Products

MX7705EUE Datasheet(HTML) 28 Page - Maxim Integrated Products

Back Button MX7705EUE Datasheet HTML 24Page - Maxim Integrated Products MX7705EUE Datasheet HTML 25Page - Maxim Integrated Products MX7705EUE Datasheet HTML 26Page - Maxim Integrated Products MX7705EUE Datasheet HTML 27Page - Maxim Integrated Products MX7705EUE Datasheet HTML 28Page - Maxim Integrated Products MX7705EUE Datasheet HTML 29Page - Maxim Integrated Products MX7705EUE Datasheet HTML 30Page - Maxim Integrated Products MX7705EUE Datasheet HTML 31Page - Maxim Integrated Products MX7705EUE Datasheet HTML 32Page - Maxim Integrated Products Next Button
Zoom Inzoom in Zoom Outzoom out
 28 / 34 page
background image
Using FSYNC
When FSYNC = 1, the digital filter and analog modula-
tor are in a reset state, inhibiting normal operation. Set
FSYNC = 0 to begin calibration or conversion.
When configured for normal operation (MD0 and MD1
set to 0), DRDY goes low 3 x 1/output data rate after
FSYNC goes low to indicate that the new conversion
result is ready to be read from the data register. DRDY
returns high when a read operation on the data register
is complete. As long as FSYNC remains low, the
MX7705 performs free-running conversions with the
data registers updating at the output data rate. If the
valid data is not read before the next conversion result
is ready, DRDY returns high for 500 x 1/fCLKIN before
going low again to indicate a new conversion. Set
FSYNC = 1 to stop converting data.
If FSYNC goes high while DRDY is low (indicating that
valid data has not yet been read from the data regis-
ter), DRDY does not reset high. DRDY remains low until
the new data is read from the data register or until
FSYNC goes low to begin a new conversion.
Table 15 provides the duration-to-mode bits and dura-
tion-to-DRDY for each calibration sequence. Duration-to-
mode bits provide the time required for the calibration
sequence to complete (MD1 and MD0 return to 0).
Duration-to-DRDY provides the time until the first conver-
sion result is valid in the data register (DRDY goes low).
The pipeline delay necessary to ensure that the first
conversion result is valid is tP (tP = 2000 x 1/fCLKIN).
When selecting self-calibration (MD1 = 0, MD0 = 1),
DRDY goes low 9 x 1/output data rate + tP after FSYNC
goes low (or after a write operation to the setup register
with MD1 = 0 and MD0 = 1 is performed while FSYNC
is already low) to indicate new data in the data register.
The pipeline delay required to ensure that the first con-
version result is valid is tP (tP = 2000 x 1/fCLKIN).
When zero-scale or full-scale calibration is selected,
DRDY goes low 4 x 1/output data rate + tP after FSYNC
goes low (or while the zero-scale or full-scale calibra-
tion command is issued when FSYNC is already low) to
indicate new data in the data register (see the
Calibration section).
Calibration
To compensate for errors introduced by temperature
variations or system DC offsets, perform an on-chip cal-
ibration. Select calibration options by writing to the
MD1 and MD0 bits in the setup register (Table 9).
Calibration removes gain and offset errors from the
device and/or the system. Recalibrate with changes in
ambient temperature, supply voltage, bipolar/unipolar
mode, PGA gain, and output data rate.
The MX7705 offers two calibration modes, self-calibra-
tion and system calibration. The channels of the
MX7705 are independently calibrated (Table 8). The
calibration coefficients resulting from a calibration
sequence on a selected channel are stored in the corre-
sponding offset and gain-register pair.
Self- and system calibration automatically calculate the
offset and gain coefficients, which are written to the off-
set and gain registers. These offset and gain coeffi-
cients provide offset and gain-error correction for the
specified channel.
Self-Calibration
Self-calibration compensates for offset and gain errors
internal to the ADC. Prior to calibration, set the PGA gain,
unipolar/bipolar mode, and input channel setting. During
self-calibration, AIN+ and AIN- of the selected channel
are internally shorted together. The ADC calibrates this
condition as the zero-scale output level. For bipolar
mode, this zero-scale point is the midscale of the bipolar
transfer function.
16-Bit, Low-Power, 2-Channel,
Sigma-Delta ADC
28
______________________________________________________________________________________
Table 15. Calibration Sequences
CALIBRATION TYPE
(MD1, MD0)
CALIBRATION SEQUENCE
DURATION-TO-MODE
BITS*
DURATION TO
DRDY**
Self-calibration (0,1)
Internal zero-scale calibration at
selected gain + internal full-scale
calibration at selected gain
6 x 1/output data rate
9 x 1/output data rate + tP
Zero-scale system calibration (1,0)
Zero-scale calibration on AIN at
selected gain
3 x 1/output data rate
4 x 1/output data rate + tP
Full-scale system calibration (1,1)
Full-scale calibration on AIN at
selected gain
3 x 1/output data rate
4 x 1/output data rate + tP
*Duration-to-mode bits represents the completion of the calibration sequence.
**Duration to DRDY represents the time at which a new conversion result is available in the data register.


Similar Part No. - MX7705EUE

ManufacturerPart #DatasheetDescription
logo
Maxim Integrated Produc...
MX7705EUE MAXIM-MX7705EUE Datasheet
405Kb / 33P
   16-Bit, Low-Power, 2-Channel, Sigma-Delta ADC
Rev 3; 6/09
MX7705EUE++ MAXIM-MX7705EUE+ Datasheet
528Kb / 33P
   16-Bit, Low-Power, 2-Channel, Sigma-Delta ADC
Rev 4; 2/10
MX7705EUE++ MAXIM-MX7705EUE+ Datasheet
465Kb / 33P
   16-Bit, Low-Power, 2-Channel, Sigma-Delta ADC
2015
More results

Similar Description - MX7705EUE

ManufacturerPart #DatasheetDescription
logo
Maxim Integrated Produc...
MX7705 MAXIM-MX7705_10 Datasheet
528Kb / 33P
   16-Bit, Low-Power, 2-Channel, Sigma-Delta ADC
Rev 4; 2/10
MX7705 MAXIM-MX7705_V01 Datasheet
465Kb / 33P
   16-Bit, Low-Power, 2-Channel, Sigma-Delta ADC
2015
MX7705 MAXIM-MX7705_09 Datasheet
405Kb / 33P
   16-Bit, Low-Power, 2-Channel, Sigma-Delta ADC
Rev 3; 6/09
logo
Analog Devices
AD7171 AD-AD7171 Datasheet
284Kb / 16P
   16-Bit Low Power Sigma-Delta ADC
REV. 0
AD7171 AD-AD7171_17 Datasheet
313Kb / 17P
   16-Bit, Low Power, Sigma-Delta ADC
AD7787 AD-AD7787_13 Datasheet
307Kb / 20P
   Low Power, 2-Channel 24-Bit Sigma-Delta ADC
REV. A
AD7787 AD-AD7787 Datasheet
326Kb / 20P
   Low Power, 2-Channel 24-Bit Sigma-Delta ADC
REV. 0
AD7787 AD-AD7787_15 Datasheet
307Kb / 20P
   Low Power, 2-Channel 24-Bit Sigma-Delta ADC
REV. A
AD7787 AD-AD7787_17 Datasheet
362Kb / 21P
   Low Power, 2-Channel 24-Bit Sigma-Delta ADC
AD7790 AD-AD7790 Datasheet
299Kb / 20P
   Low Power, 16-Bit Buffered Sigma-Delta ADC
REV. 0
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com