Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.COM

X  

IS46TR81280ED-15HBLA2 Datasheet(PDF) 3 Page - Integrated Silicon Solution, Inc

Part # IS46TR81280ED-15HBLA2
Description  128MX8, 64MX16 1Gb DDR3 SDRAM WITH ECC
Download  74 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  ISSI [Integrated Silicon Solution, Inc]
Direct Link  http://www.issi.com
Logo ISSI - Integrated Silicon Solution, Inc

IS46TR81280ED-15HBLA2 Datasheet(HTML) 3 Page - Integrated Silicon Solution, Inc

  IS46TR81280ED-15HBLA2 Datasheet HTML 1Page - Integrated Silicon Solution, Inc IS46TR81280ED-15HBLA2 Datasheet HTML 2Page - Integrated Silicon Solution, Inc IS46TR81280ED-15HBLA2 Datasheet HTML 3Page - Integrated Silicon Solution, Inc IS46TR81280ED-15HBLA2 Datasheet HTML 4Page - Integrated Silicon Solution, Inc IS46TR81280ED-15HBLA2 Datasheet HTML 5Page - Integrated Silicon Solution, Inc IS46TR81280ED-15HBLA2 Datasheet HTML 6Page - Integrated Silicon Solution, Inc IS46TR81280ED-15HBLA2 Datasheet HTML 7Page - Integrated Silicon Solution, Inc IS46TR81280ED-15HBLA2 Datasheet HTML 8Page - Integrated Silicon Solution, Inc IS46TR81280ED-15HBLA2 Datasheet HTML 9Page - Integrated Silicon Solution, Inc Next Button
Zoom Inzoom in Zoom Outzoom out
 3 / 74 page
background image
IS43/46TR16640ED
IS43/46TR81280ED
Integrated Silicon Solution, Inc.
– www.issi.com –
3
Rev. 0B
08/08/2016
1.3 Pinout Description - JEDEC Standard
Symbol
Type
Function
CK, CK#
Input
Clock: CK and CK# are differential clock inputs. All address and control input signals are sampled
on the crossing of the positive edge of CK and negative edge of CK#.
CKE
Input
Clock Enable: CKE HIGH activates, and CKE Low deactivates, internal clock signals and device
input buffers and output drivers. Taking CKE Low provides Precharge Power-Down and Self-
Refresh operation (all banks idle), or Active Power-Down (row Active in any bank). CKE is
asynchronous for Self-Refresh exit. After VREFCA and VREFDQ have become stable during the
power on and initialization sequence, they must be maintained during all operations (including
Self-Refresh). CKE must be maintained high throughout read and write accesses. Input buffers,
excluding CK, CK#, ODT and CKE, are disabled during power-down. Input buffers, excluding
CKE, are disabled during Self-Refresh.
CS#
Input
Chip Select: All commands are masked when CS# is registered HIGH. CS# provides for external
Rank selection on systems with multiple Ranks. CS# is considered part of the command code.
ODT
Input
On Die Termination: ODT (registered HIGH) enables termination resistance internal to the DDR3
SDRAM. When enabled, ODT is only applied to each DQ, DQSU, DQSU#, DQSL, DQSL#, DMU,
and DML signal. The ODT pin will be ignored if MR1 and MR2 are programmed to disable RTT.
RAS#. CAS#.
WE#
Input
Command Inputs: RAS#, CAS# and WE# (along with CS#) define the command being entered.
DM, (DMU),
(DML)
Input
Input Data Mask: DM is an input mask signal for write data. Input data is masked when DM is
sampled HIGH coincident with that input data during a Write access. DM is sampled on both
edges of DQS. For x8 device, the function of DM or TDQS/TDQS# is enabled by Mode Register
A11 setting in MR1.
BA0 - BA2
Input
Bank Address Inputs: BA0 - BA2 define to which bank an Active, Read, Write, or Precharge
command is being applied. Bank address also determines which mode register is to be accessed
during a MRS cycle.
A0 - A13
Input
Address Inputs: Provide the row address for Active commands and the column address for Read/
Write commands to select one location out of the memory array in the respective bank. (A10/AP
and A12/BC# have additional functions; see below). The address inputs also provide the op-code
during Mode Register Set commands.
A10 / AP
Input
Auto-precharge: A10 is sampled during Read/Write commands to determine whether
Autoprecharge should be performed to the accessed bank after the Read/Write operation. (HIGH:
Autoprecharge; LOW: no Autoprecharge). A10 is sampled during a Precharge command to
determine whether the Precharge applies to one bank (A10 LOW) or all banks (A10 HIGH). If
only one bank is to be precharged, the bank is selected by bank addresses.
A12 / BC#
Input
Burst Chop: A12 / BC# is sampled during Read and Write commands to determine if burst chop
(on-the-fly) will be performed. (HIGH, no burst chop; LOW: burst chopped). See command truth
table for details.
RESET#
Input
Active Low Asynchronous Reset: Reset is active when RESET# is LOW, and inactive when
RESET# is HIGH. RESET# must be HIGH during normal operation. RESET# is a CMOS rail- to-
rail signal with DC high and low at 80% and 20% of VDD, i.e., 1.20V for DC high and 0.30V for
DC low.
DQ(DQL, DQU)
Input / Output
Data Input/ Output: Bi-directional data bus.
DQS,
DQS#, DQSU,
DQSU#, DQSL,
DQSL#
Input / Output
Data Strobe: output with read data, input with write data. Edge-aligned with read data, centered
in write data. For the x16, DQSL corresponds to the data on DQL0-DQL7; DQSU corresponds to
the data on DQU0-DQU7. The data strobes DQS, DQSL, and DQSU are paired with differential
signals DQS#, DQSL#, and DQSU#, respectively, to provide differential pair signaling to the
system during reads and writes. DDR3 SDRAM supports differential data strobe only and does
not support single-ended.
TDQS, TDQS#
Output
Termination Data Strobe: TDQS/TDQS# is applicable for x8 DRAMs only. When enabled via
Mode Register A11 = 1 in MR1, the DRAM will enable the same termination resistance function
on TDQS/TDQS# that is applied to DQS/DQS#. When disabled via mode register A11 = 0 in
MR1, DM/TDQS will provide the data mask function and TDQS# is not used. x16 DRAMs must
disable the TDQS function via mode register A11 = 0 in MR1.
NC
No Connect: No internal electrical connection is present.
VDDQ
Supply
DQ Power Supply: 1.5 V +/- 0.075 V


Similar Part No. - IS46TR81280ED-15HBLA2

ManufacturerPart #DatasheetDescription
logo
Integrated Silicon Solu...
IS46TR81280B ISSI-IS46TR81280B Datasheet
3Mb / 88P
   Programmable CAS Latency
IS46TR81280BL ISSI-IS46TR81280BL Datasheet
3Mb / 88P
   Programmable CAS Latency
More results

Similar Description - IS46TR81280ED-15HBLA2

ManufacturerPart #DatasheetDescription
logo
Integrated Silicon Solu...
IS43TR16640A ISSI-IS43TR16640A Datasheet
2Mb / 71P
   128MX8, 64MX16 1Gb DDR3 SDRAM
logo
Hynix Semiconductor
H5PS1G63EFR-20L HYNIX-H5PS1G63EFR-20L Datasheet
1Mb / 80P
   1Gb(64Mx16) DDR2 SDRAM
H5TQ1G43AFP HYNIX-H5TQ1G43AFP Datasheet
4Mb / 77P
   1Gb DDR3 SDRAM
H5TQ1G43TFR HYNIX-H5TQ1G43TFR Datasheet
458Kb / 31P
   1Gb DDR3 SDRAM
H5TQ1G83DFR HYNIX-H5TQ1G83DFR Datasheet
303Kb / 34P
   1Gb DDR3 SDRAM
H5TQ1G83EFR HYNIX-H5TQ1G83EFR Datasheet
598Kb / 33P
   1Gb DDR3 SDRAM
H5TQ1G63DFR HYNIX-H5TQ1G63DFR Datasheet
2Mb / 172P
   1Gb DDR3 SDRAM
H5TQ1G43BFR HYNIX-H5TQ1G43BFR Datasheet
589Kb / 32P
   1Gb DDR3 SDRAM
logo
Advantech Co., Ltd.
AQD-D31GN13-SX ADVANTECH-AQD-D31GN13-SX Datasheet
544Kb / 12P
   240Pin DDR3 1333 UDIMM 1GB Based on 128Mx8
2013-09-24
logo
List of Unclassifed Man...
SEU01G72S1BH1MT-2A[W]R ETC2-SEU01G72S1BH1MT-2A[W]R Datasheet
1Mb / 14P
   1GB ECC DDR2 ??SDRAM DIMM
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com