Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.COM

X  

GS82583EQ18 Datasheet(PDF) 7 Page - GSI Technology

Part # GS82583EQ18
Description  288Mb SigmaQuad-IIIe??Burst of 2 SRAM
Download  26 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  GSI [GSI Technology]
Direct Link  http://www.gsitechnology.com
Logo GSI - GSI Technology

GS82583EQ18 Datasheet(HTML) 7 Page - GSI Technology

Back Button GS82583EQ18 Datasheet HTML 3Page - GSI Technology GS82583EQ18 Datasheet HTML 4Page - GSI Technology GS82583EQ18 Datasheet HTML 5Page - GSI Technology GS82583EQ18 Datasheet HTML 6Page - GSI Technology GS82583EQ18 Datasheet HTML 7Page - GSI Technology GS82583EQ18 Datasheet HTML 8Page - GSI Technology GS82583EQ18 Datasheet HTML 9Page - GSI Technology GS82583EQ18 Datasheet HTML 10Page - GSI Technology GS82583EQ18 Datasheet HTML 11Page - GSI Technology Next Button
Zoom Inzoom in Zoom Outzoom out
 7 / 26 page
background image
GS82583EQ18/36GK-500/450/400
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
Rev: 1.05 8/2016
7/26
© 2014, GSI Technology
DLL Operation
A DLL is implemented in these devices to control all output timing. It uses the CK input clock as a source, and is enabled when all
of the following conditions are met:
1. RST is de-asserted Low, and
2. The DLL pin is asserted High, and
3. CK cycle time
 t
KHKH (max), as specified in the AC Timing Specifications section.
Once enabled, the DLL requires 64K stable clock cycles in order to lock/synchronize properly.
When the DLL is enabled, it aligns output clocks and read data to input clocks, and it generates all mid-cycle output timing. See the
Output Timing section for more information.
The DLL can tolerate changes in input clock frequency due to clock jitter (i.e. such jitter will not cause the DLL to lose lock/
synchronization), provided the cycle-to-cycle jitter does not exceed 200ps (see “tKJITcc” in the AC Timing Specifications section
for more information). However, the DLL must be resynchronized (i.e. disabled and then re-enabled) whenever the nominal input
clock frequency is changed.
The DLL is disabled when any of the following conditions are met:
1. RST is asserted High, or
2. The DLL pin is de-asserted Low, or
3. CK is stopped for at least 30ns, or CK cycle time
 30ns.
Clock Truth Table
SA
R
W
Current Operation
D
Q
CK
(tn)
CK
(tn+½)
CK
(tn)
CK
(tn)
(tn)
KD
(tn)
KD
(tn+½)
CQ
(tn+3)
CQ
(tn+3½)
X
X
1
1
NOP
X
X
0 / High-Z
X
V
1
0
Write Only
D1
D2
0 / High-Z
V
X
0
1
Read Only
X
X
Q1
Q2
V
V
0
0
Read + Write
D1
D2
Q1
Q2
Notes:
1. 1 = High; 0 = Low; V = Valid; X = don’t care.
2. D1 and D2 indicate the first and second pieces of Write Data transferred during Write operations.
3. Q1 and Q2 indicate the first and second pieces of Read Data transferred during Read operations.
4. When D ODT in enabled, Q pins are driven Low for one cycle in response to NOP and Write Only commands, 3 cycles after the command
is sampled. When D ODT in disabled, Q pins are tri-stated for one cycle in response to NOP and Write Only commands, 3 cycles after the
command is sampled.


Similar Part No. - GS82583EQ18

ManufacturerPart #DatasheetDescription
logo
GSI Technology
GS82583EQ18GK-400 GSI-GS82583EQ18GK-400 Datasheet
463Kb / 26P
   8Mb x 36 and 16Mb x 18 organizations available
GS82583EQ18GK-400I GSI-GS82583EQ18GK-400I Datasheet
463Kb / 26P
   8Mb x 36 and 16Mb x 18 organizations available
GS82583EQ18GK-450 GSI-GS82583EQ18GK-450 Datasheet
463Kb / 26P
   8Mb x 36 and 16Mb x 18 organizations available
GS82583EQ18GK-450I GSI-GS82583EQ18GK-450I Datasheet
463Kb / 26P
   8Mb x 36 and 16Mb x 18 organizations available
GS82583EQ18GK-500 GSI-GS82583EQ18GK-500 Datasheet
463Kb / 26P
   8Mb x 36 and 16Mb x 18 organizations available
More results

Similar Description - GS82583EQ18

ManufacturerPart #DatasheetDescription
logo
GSI Technology
GS82583ED18 GSI-GS82583ED18 Datasheet
366Kb / 26P
   288Mb SigmaQuad-IIIe??Burst of 4 SRAM
GS82583ED18GK-625I GSI-GS82583ED18GK-625I Datasheet
201Kb / 27P
   288Mb SigmaQuad-IIIe??Burst of 4 SRAM
GS82582Q36GE-333I GSI-GS82582Q36GE-333I Datasheet
484Kb / 32P
   288Mb SigmaQuad-IITM Burst of 2 SRAM
GS82582Q18E-250I GSI-GS82582Q18E-250I Datasheet
625Kb / 31P
   288Mb SigmaQuad-IITM Burst of 2 SRAM
GS82582Q18GE-333I GSI-GS82582Q18GE-333I Datasheet
484Kb / 32P
   288Mb SigmaQuad-IITM Burst of 2 SRAM
GS82582Q20GE-500I GSI-GS82582Q20GE-500I Datasheet
436Kb / 25P
   288Mb SigmaQuad-II Burst of 2 SRAM
GS82582Q20GE-450I GSI-GS82582Q20GE-450I Datasheet
436Kb / 25P
   288Mb SigmaQuad-II Burst of 2 SRAM
GS82582Q19GE-400 GSI-GS82582Q19GE-400 Datasheet
436Kb / 25P
   288Mb SigmaQuad-IITM Burst of 2 SRAM
GS82582Q37GE-300 GSI-GS82582Q37GE-300 Datasheet
436Kb / 25P
   288Mb SigmaQuad-IITM Burst of 2 SRAM
GS82582QT19GE-400I GSI-GS82582QT19GE-400I Datasheet
325Kb / 26P
   288Mb SigmaQuad-IITM Burst of 2 SRAM
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com