Electronic Components Datasheet Search |
|
DP8571 Datasheet(PDF) 1 Page - National Semiconductor (TI) |
|
|
DP8571 Datasheet(HTML) 1 Page - National Semiconductor (TI) |
1 / 24 page TLF9979 May 1993 DP8571A Timer Clock Peripheral (TCP) General Description The DP8571A is intended for use in microprocessor based systems where information is required for multi-tasking data logging or general time of daydate information This device is implemented in low voltage silicon gate microCMOS tech- nology to provide low standby power in battery back-up en- vironments The circuit’s architecture is such that it looks like a contiguous block of memory or IO ports The address space is organized as 2 software selectable pages of 32 bytes This includes the Control Registers the Clock Coun- ters the Alarm Compare RAM the Timers and their data RAM and the Time Save RAM Any of the RAM locations that are not being used for their intended purpose may be used as general purpose CMOS RAM Time and date are maintained from 1100 of a second to year and leap year in a BCD format 12 or 24 hour modes Day of week day of month and day of year counters are provided Time is controlled by an on-chip crystal oscillator requiring only the addition of the crystal and two capacitors The choice of crystal frequency is program selectable Two independent multifunction 10 MHz 16-bit timers are provided These timers operate in four modes Each has its own prescaler and can select any of 7 possible clock inputs Thus by programming the input clocks and the timer coun- ter values a very wide range of timing durations can be achieved The range is from about 400 ns (4915 MHz oscil- lator) to 65535 seconds (18 hrs 12 min) Power failure logic and control functions have been integrat- ed on chip This logic is used by the TCP to issue a power fail interrupt and lock out the mp interface The time power fails may be logged into RAM automatically when VBB l VCC Additionally two supply pins are provided When VBB l VCC internal circuitry will automatically switch from the main supply to the battery supply Status bits are provided to indicate initial application of battery power system power and low battery detect (Continued) Features Y Full function real time clockcalendar 1224 hour mode timekeeping Day of week and day of years counters Four selectable oscillator frequencies Parallel resonant oscillator Y Two 16-bit timers 10 MHz external clock frequency Programmable multi-function output Flexible re-trigger facilities Y Power fail features Internal power supply switch to external battery Power Supply Bus glitch protection Automatic log of time into RAM at power failure Y On-chip interrupt structure Periodic alarm timer and power fail interrupts Y Up to 44 bytes of CMOS RAM Y INTRMFO pins programmable HighLow and push-pull or open drain Block Diagram TLF9979 – 1 FIGURE 1 TRI-STATE is a registered trademark of National Semiconductor Corporation C1995 National Semiconductor Corporation RRD-B30M75Printed in U S A |
Similar Part No. - DP8571 |
|
Similar Description - DP8571 |
|
|
Link URL |
Privacy Policy |
ALLDATASHEET.COM |
Does ALLDATASHEET help your business so far? [ DONATE ] |
About Alldatasheet | Advertisement | Datasheet Upload | Contact us | Privacy Policy | Link Exchange | Manufacturer List All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |