Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.COM

X  

EVAL-AD7495CB3 Datasheet(PDF) 11 Page - Analog Devices

Part # EVAL-AD7495CB3
Description  1 MSPS, 12-Bit ADCs
Download  16 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  AD [Analog Devices]
Direct Link  http://www.analog.com
Logo AD - Analog Devices

EVAL-AD7495CB3 Datasheet(HTML) 11 Page - Analog Devices

Back Button EVAL-AD7495CB3 Datasheet HTML 7Page - Analog Devices EVAL-AD7495CB3 Datasheet HTML 8Page - Analog Devices EVAL-AD7495CB3 Datasheet HTML 9Page - Analog Devices EVAL-AD7495CB3 Datasheet HTML 10Page - Analog Devices EVAL-AD7495CB3 Datasheet HTML 11Page - Analog Devices EVAL-AD7495CB3 Datasheet HTML 12Page - Analog Devices EVAL-AD7495CB3 Datasheet HTML 13Page - Analog Devices EVAL-AD7495CB3 Datasheet HTML 14Page - Analog Devices EVAL-AD7495CB3 Datasheet HTML 15Page - Analog Devices Next Button
Zoom Inzoom in Zoom Outzoom out
 11 / 16 page
background image
REV. A
AD7475/AD7495
–11–
before the 16th SCLK falling edge, the part will remain powered
up but the conversion will be terminated and SDATA will go
back into three-state. Sixteen serial clock cycles are required
to complete the conversion and access the conversion result.
CS
may idle high until the next conversion or may idle low until some-
time prior to the next conversion (effectively idling
CS low).
Once a data transfer is complete (SDATA has returned to
three-state), another conversion can be initiated after the quiet
time, tQUIET, has elapsed by bringing CS low again.
Partial Power-Down Mode
This mode is intended for use in applications where slower
throughput rates are required; either the ADC is powered down
between each conversion, or a series of conversions may be
performed at a high throughput rate and then the ADC is powered
down for a relatively long duration between these bursts of several
conversions. When the AD7475 is in partial power-down, all ana-
log circuitry is powered down except for the bias current generator;
and, in the case of the AD7495, all analog circuitry is powered
down except for the on-chip reference and reference buffer.
To enter partial power-down, the conversion process must be
interrupted by bringing
CS high anywhere after the second falling
edge of SCLK and before the tenth falling edge of SCLK as shown
in Figure 14. Once
CS has been brought high in this window of
SCLKs, the part will enter partial power-down, and the con-
version that was initiated by the falling edge of
CS will be
terminated, and SDATA will go back into three-state. If
CS
is brought high before the second SCLK falling edge, the part
will remain in Normal Mode and will not power down. This will
avoid accidental power-down due to glitches on the
CS line.
In order to exit this mode of operation and power the AD7475/
AD7495 up again, a dummy conversion is performed. On the
falling edge of
CS the device will begin to power up, and will
continue to power up as long as
CS is held low until after the
falling edge of the tenth SCLK. The device will be fully powered
up once 16 SCLKs have elapsed, and valid data will result from
the next conversion as shown in Figure 15. If
CS is brought high
before the second falling edge of SCLK, the AD7475/AD7495
will go back into partial power-down again. This avoids accidental
power-up due to glitches on the
CS line; although the device
may begin to power up on the falling edge of
CS, it will power
down again on the rising edge of
CS. If in partial power-down
and
CS is brought high between the second and tenth falling
edges of SCLK, the device will enter full power-down mode.
Power-Up Time
The power-up time of the AD7475/AD7495 from partial power-
down is typically 1
µs, which means that with any frequency of
SCLK up to 20 MHz, one dummy cycle will always be suffi-
cient to allow the device to power up from partial power-down.
Once the dummy cycle is complete, the ADC will be fully pow-
ered up and the input signal will be acquired properly. The quiet
time tQUIET must still be allowed from the point where the bus
goes back into three-state after the dummy conversion, to the
next falling edge of
CS. When running at 1 MSPS throughput
rate, the AD7475/AD7495 will power up and acquire a signal
within
±0.5 LSB in one dummy cycle, i.e., 1 µs.
When powering up from the power-down mode with a dummy
cycle, as in Figure 15, the track-and-hold that was in hold mode
while the part was powered down, returns to track mode after the
first SCLK edge the part receives after the falling edge of
CS.
This is shown as Point A in Figure 15. Although at any SCLK
frequency one dummy cycle is sufficient to power the device up
and acquire VIN, it does not necessarily mean that a full dummy
SCLK
FOUR LEADING ZEROS + CONVERSION RESULT
SDATA
1
16
10
CS
Figure 13. Normal Mode Operation
SCLK
1
16
10
CS
2
Figure 14. Entering Partial Power-Down Mode
SCLK
CS
SDATA
INVALID DATA
VALID DATA
1
10
16
1
THE PART BEGINS
TO POWER UP
THE PART IS FULLY
POWERED UP
16
A
Figure 15. Exiting Partial Power-Down Mode


Similar Part No. - EVAL-AD7495CB3

ManufacturerPart #DatasheetDescription
logo
Analog Devices
EVAL-AD7495CB AD-EVAL-AD7495CB Datasheet
537Kb / 13P
   Evaluation Board for 1MSPS, 12-Bit ADC
REV. 0
EVAL-AD7495CB AD-EVAL-AD7495CB Datasheet
453Kb / 24P
   1 MSPS,12-Bit ADCs
REV. B
EVAL-AD7495CB4 AD-EVAL-AD7495CB4 Datasheet
453Kb / 24P
   1MSPS,12-Bit ADCs
REV. B
More results

Similar Description - EVAL-AD7495CB3

ManufacturerPart #DatasheetDescription
logo
Analog Devices
AD7475 AD-AD7475_V01 Datasheet
519Kb / 24P
   1 MSPS,12-Bit ADCs
Rev. D
AD7495ARZ AD-AD7495ARZ Datasheet
453Kb / 24P
   1 MSPS,12-Bit ADCs
REV. B
AD7908BRUZ AD-AD7908BRUZ Datasheet
456Kb / 32P
   8-Channel, 1 MSPS, 8-/10-/12-Bit ADCs
REV. D
EVAL-AD7922 AD-EVAL-AD7922_15 Datasheet
862Kb / 16P
   Evaluation Board for 1 MSPS, 2-Channel, 12-/10-Bit ADCs
REV. 0
EVAL-AD7912 AD-EVAL-AD7912_15 Datasheet
862Kb / 16P
   Evaluation Board for 1 MSPS, 2-Channel, 12-/10-Bit ADCs
REV. 0
AD7476 AD-AD7476_15 Datasheet
560Kb / 25P
   1 MSPS, 12-/10-/8-Bit ADCs in 6-Lead SOT-23
Rev. F
AD7478 AD-AD7478_15 Datasheet
560Kb / 25P
   1 MSPS, 12-/10-/8-Bit ADCs in 6-Lead SOT-23
Rev. F
AD7470 AD-AD7470_15 Datasheet
529Kb / 21P
   1.75 MSPS, 4 mW 10-Bit/12-Bit Parallel ADCs
REV. B
AD7470 AD-AD7470_03 Datasheet
325Kb / 20P
   1.75 MSPS, 4 mW 10-Bit/12-Bit Parallel ADCs
REV. B
AD7477AAKS AD-AD7477AAKS Datasheet
466Kb / 24P
   1 MSPS, 12-/10-/8-Bit ADCs in 6-Lead SOT-23
Rev. F
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com