Electronic Components Datasheet Search |
|
P82L42PD Datasheet(PDF) 2 Page - Intel Corporation |
|
P82L42PD Datasheet(HTML) 2 Page - Intel Corporation |
2 / 25 page UPI-C42UPI-L42 Table 1 Pin Description DIP PLCC QFP Symbol Pin Pin Pin Type Name and Function No No No TEST 0 1 2 18 I TEST INPUTS Input pins which can be directly tested using conditional branch instructions TEST 1 39 43 16 FREQUENCY REFERENCE TEST 1 (T1) functions as the event timer input (under software control) TEST 0 (T0) is a multi-function pin used during PROM programming and ROMEPROM verification during Sync Mode to reset the instruction state to S1 and synchronize the internal clock to PH1 XTAL 1 2 3 19 O OUTPUT Output from the oscillator amplifier XTAL 2 3 4 20 I INPUT Input to the oscillator amplifier and internal clock generator circuits RESET 4 5 22 I RESET Input used to reset status flip-flops set the program counter to zero and force the UPI-C42 from the suspend power down mode RESET is also used during EPROM programming and verification SS 5 6 23 I SINGLE STEP Single step input used in conjunction with the SYNC output to step the program through each instruction (EPROM) This should be tied to a5V when not used This pin is also used to put the device in Sync Mode by applying 125V to it CS 6 7 24 I CHIP SELECT Chip select input used to select one UPI microcomputer out of several connected to a common data bus EA 7 8 25 I EXTERNAL ACCESS External access input which allows emulation testing and ROMEPROM verification This pin should be tied low if unused RD 8 9 26 I READ IO read input which enables the master CPU to read data and status words from the OUTPUT DATA BUS BUFFER or status register A0 910 27 I COMMANDDATA SELECT Address Input used by the master processor to indicate whether byte transfer is data (A0 e 0 F1 is reset) or command (A0 e 1 F1 is set) A0 e 0 during program and verify operations WR 10 11 28 I WRITE IO write input which enables the master CPU to write data and command words to the UPI INPUT DATA BUS BUFFER SYNC 11 13 29 O OUTPUT CLOCK Output signal which occurs once per UPI instruction cycle SYNC can be used as a strobe for external circuitry it is also used to synchronize single step operation D0–D7 (BUS) 12–19 14–21 30–37 I O DATA BUS Three-state bidirectional DATA BUS BUFFER lines used to interface the UPI microcomputer to an 8-bit master system data bus P10–P17 27–34 30–33 2–10 I O PORT 1 8-bit PORT 1 quasi-bidirectional IO lines P10–P17 access the signature row and security bit 35–38 2 |
Similar Part No. - P82L42PD |
|
Similar Description - P82L42PD |
|
|
Link URL |
Privacy Policy |
ALLDATASHEET.COM |
Does ALLDATASHEET help your business so far? [ DONATE ] |
About Alldatasheet | Advertisement | Datasheet Upload | Contact us | Privacy Policy | Link Exchange | Manufacturer List All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |