Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.COM

X  

ICS9250-09 Datasheet(PDF) 6 Page - Integrated Circuit Systems

Part # ICS9250-09
Description  Frequency Timing Generator for PENTIUM II Systems
Download  12 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  ICST [Integrated Circuit Systems]
Direct Link  http://www.icst.com
Logo ICST - Integrated Circuit Systems

ICS9250-09 Datasheet(HTML) 6 Page - Integrated Circuit Systems

Back Button ICS9250-09 Datasheet HTML 2Page - Integrated Circuit Systems ICS9250-09 Datasheet HTML 3Page - Integrated Circuit Systems ICS9250-09 Datasheet HTML 4Page - Integrated Circuit Systems ICS9250-09 Datasheet HTML 5Page - Integrated Circuit Systems ICS9250-09 Datasheet HTML 6Page - Integrated Circuit Systems ICS9250-09 Datasheet HTML 7Page - Integrated Circuit Systems ICS9250-09 Datasheet HTML 8Page - Integrated Circuit Systems ICS9250-09 Datasheet HTML 9Page - Integrated Circuit Systems ICS9250-09 Datasheet HTML 10Page - Integrated Circuit Systems Next Button
Zoom Inzoom in Zoom Outzoom out
 6 / 12 page
background image
6
ICS9250-09
PD# Timing Diagram
The power down selection is used to put the part into a very low power state without turning off the power to the part. PD# is
an asynchronous active low input. This signal needs to be synchronized internal to the device prior to powering down the clock
synthesizer.
Internal clocks are not running after the device is put in power down. When PD# is active low all clocks need to be driven to a
low value and held prior to turning off the VCOs and crystal. The power up latency needs to be less than 3 mS. The power down
latency should be as short as possible but conforming to the sequence requirements shown below. PCI_STOP# and CPU_STOP#
are considered to be don't cares during the power down operations. The REF and 48MHz clocks are expected to be stopped in
the LOW state as soon as possible. Due to the state of the internal logic, stopping and holding the REF clock outputs in the
LOW state may require more than one clock cycle to complete.
Notes:
1. All timing is referenced to the Internal CPUCLK (defined as inside the ICS9250 device).
2. As shown, the outputs Stop Low on the next falling edge after PD# goes low.
3. PD# is an asynchronous input and metastable conditions may exist. This signal is synchronized inside this part.
4. The shaded sections on the VCO and the Crystal signals indicate an active clock.
5. Diagrams shown with respect to 133MHz. Similar operation when CPU is 100MHz.


Similar Part No. - ICS9250-09

ManufacturerPart #DatasheetDescription
logo
Integrated Circuit Syst...
ICS9250-08 ICST-ICS9250-08 Datasheet
372Kb / 15P
   Frequency Generator & Integrated Buffers for Celeron & PII/III?
logo
Renesas Technology Corp
ICS9250-08 RENESAS-ICS9250-08 Datasheet
471Kb / 17P
   Frequency Generator & Integrated Buffers for Celeron & PII/III™
2019
More results

Similar Description - ICS9250-09

ManufacturerPart #DatasheetDescription
logo
Integrated Circuit Syst...
ICS9248-157 ICST-ICS9248-157 Datasheet
151Kb / 11P
   Frequency Timing Generator for Pentium II Systems
ICS9248-61 ICST-ICS9248-61 Datasheet
291Kb / 9P
   Frequency Timing Generator for Pentium II Systems
ICS9248-66 ICST-ICS9248-66 Datasheet
382Kb / 11P
   Frequency Timing Generator for PENTIUM II Systems
ICS9248-97 ICST-ICS9248-97 Datasheet
466Kb / 14P
   Frequency Timing Generator for PENTIUM II Systems
ICS9248-50 ICST-ICS9248-50_1 Datasheet
256Kb / 10P
   Frequency Timing Generator for Pentium II Systems
ICS9248-78 ICST-ICS9248-78 Datasheet
604Kb / 13P
   Frequency Timing Generator for Pentium II Systems
ICS9250-10 ICST-ICS9250-10 Datasheet
668Kb / 16P
   Frequency Timing Generator for Pentium II Systems
logo
Renesas Technology Corp
ICS9250-10 RENESAS-ICS9250-10 Datasheet
432Kb / 16P
   Frequency Timing Generator for Pentium II Systems
12/14/01
ICS9248-77 RENESAS-ICS9248-77 Datasheet
676Kb / 15P
   Frequency Timing Generator for PENTIUM II Systems
2019
logo
Integrated Circuit Syst...
ICS9248-73 ICST-ICS9248-73 Datasheet
356Kb / 15P
   Frequency Timing Generator for Pentium II Systems
ICS9250-14 ICST-ICS9250-14 Datasheet
410Kb / 13P
   Frequency Timing Generator for Pentium II Systems
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com