Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.COM

X  

DR8000 Datasheet(PDF) 4 Page - Murata Manufacturing Co., Ltd.

Part # DR8000
Description  916.50 MHz Transceiver Module
Download  7 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  MURATA [Murata Manufacturing Co., Ltd.]
Direct Link  http://www.murata.com
Logo MURATA - Murata Manufacturing Co., Ltd.

DR8000 Datasheet(HTML) 4 Page - Murata Manufacturing Co., Ltd.

  DR8000 Datasheet HTML 1Page - Murata Manufacturing Co., Ltd. DR8000 Datasheet HTML 2Page - Murata Manufacturing Co., Ltd. DR8000 Datasheet HTML 3Page - Murata Manufacturing Co., Ltd. DR8000 Datasheet HTML 4Page - Murata Manufacturing Co., Ltd. DR8000 Datasheet HTML 5Page - Murata Manufacturing Co., Ltd. DR8000 Datasheet HTML 6Page - Murata Manufacturing Co., Ltd. DR8000 Datasheet HTML 7Page - Murata Manufacturing Co., Ltd.  
Zoom Inzoom in Zoom Outzoom out
 4 / 7 page
background image
www.RFM.com
E-mail: info@rfm.com
Page 4 of 7
©2008 by RF Monolithics, Inc.
DR8000 - 4/8/08
Pin
Name
In/Out
Description
10
SLEEP
In
Logic Input (CMOS compatible). This pin, in 3G mode, puts the TR8000 into Sleep mode. Pull this pin ‘High’
for Sleep Mode. Pull this pin ‘Low’ for operation mode. Do not allow this pin to float.
11
SVEN
In
Logic Input (CMOS compatible). This pin, in 3G mode, enables the Start Vector Recognition circuit. The
TR8000 will not output a recovered clock on RXDCLK (pin 16) until the start vector, 0xE2E2, has been recog-
nized. Pull this pin ‘High’ to enable Start Vector Recognition. Pull this pin ‘Low’ then ‘High’ to reset the Start
Vector Recognition circuit. Do not allow this pin to float.
12
Not Used
Keep this pin pulled ‘Low’.
13
Not Used
Keep this pin pulled ‘Low’.
14
4.8KBPS/
19.2KBPS
In
Logic Input (CMOS compatible). This pin, in 3G mode, selects the receive data rate of the DR8000. Pull this
pin ‘High’ to select 4.8kbps. Pull this pin ‘Low’ to select 19.2kbps. Do not allow this pin to float.
NOTE: Operating at 19.2kbps will require the value of C4, C5 and R4 to change to accommodate the
higher data rate. See the TR8000 datasheet for recommended component values.
15
3G SEL
In
Logic Input (CMOS compatible). This pin sets the processor to operate in 3G mode. The power-up operating
configuration of the TR8000 device is controlled by the J2 jumper setting. When DC power is applied to the
DR8000 with J2 installed across 2-3, this pin should be pulled ‘High’ immediately after power-up to initiate 3G
mode. Failure to pull pin 15 ‘High’ after power-up will cause the processor to remain inactive. Pulling this pin
‘High’ wakes the processor for 3G mode operation. When DC power is applied to the DR8000 with J2 installed
across 1-2, this pin should be held ‘Low’ to operate in 2G mode. Do not allow this pin to float.
16
RXDCLK
Out
RXDCLK is the clock output from the data and clock recovery circuit. RXDCLK is a CMOS output. When the
radio’s internal data and clock recovery circuit is not used, RXDCLK is a steady low value. When the internal
data and clock recovery is used, RXDCLK is low until a packet start symbol is detected at the output of the
data slicer. Each bit following the start symbol is output at RXDATA on the rising edge of a RXDCLK pulse,
and is stable for reading on the falling edge of the RXDCLK pulse. Once RXDCLK is activated by the detec-
tion of a start symbol, it remains active until SVEN (pin 11) is reset. See Pin 11 description.
17
CFGDAT
In/Out
In 3G control mode, CFGDAT is a bi-directional CMOS logic pin. When CFG (Pin 19) is set to a logic 1, con-
figuration data can be clocked into or out of the radio’s configuration registers through CFGDAT using CFG-
CLK (Pin 18). Data clocked into CFGDAT is transferred to a control register each time a group of 8 bits is
received. Pulses on CFGCLK are used to clock configuration data into and out of the radio through CFGDAT.
When writing through CFGDAT, a data bit is clocked into the radio on the rising edge of a CFGCLK pulse.
When reading through CFGDAT, data is output on the rising edge of the CFGCLK pulse and is stable for
reading on the falling edge of the CFGCLK. Refer to the TR8000 datasheet for detailed timing. This pin is a
high impedance input (CMOS compatible) in 2G mode. This pin must be held at a logic level. Do not allow
this pin to float.
18
CFGCLK
In/Out
In 3G control mode, pulses on CFGCLK are used to clock configuration data into and out of the radio through
CFGDAT (Pin 17). When writing to CFGDAT, a data bit is clocked into the radio on the rising edge of a CFG-
CLK pulse. When reading through CFGDAT, data is stable for reading on the falling edge of the CFGCLK.
Refer to the TR8000 datasheet for detailed timing. This pin is a high impedance input (CMOS compatible) in
2G mode. Do not allow this pin to float.


Similar Part No. - DR8000

ManufacturerPart #DatasheetDescription
logo
Murata Manufacturing Co...
DR8000-DK MURATA-DR8000-DK Datasheet
43Kb / 1P
   916.5MHz Development kit
DR8000-EV MURATA-DR8000-EV Datasheet
203Kb / 8P
   916.50 MHz Transceiver Evaluation Module
More results

Similar Description - DR8000

ManufacturerPart #DatasheetDescription
logo
RF Monolithics, Inc
DM1800-916MN RFM-DM1800-916MN Datasheet
75Kb / 4P
   916.50 MHz Transceiver Module
DR3000-1 RFM-DR3000-1 Datasheet
65Kb / 5P
   916.50 MHz Transceiver Module
DR3300 RFM-DR3300 Datasheet
66Kb / 5P
   916.50 MHz Transceiver Module
DR3000 RFM-DR3000 Datasheet
67Kb / 5P
   916.50 MHz Transceiver Module
logo
Murata Manufacturing Co...
DR5000 MURATA-DR5000 Datasheet
288Kb / 4P
   916.50 MHz Transceiver Module
logo
RF Monolithics, Inc
DM1800-916MR RFM-DM1800-916MR Datasheet
73Kb / 4P
   916.50 MHz Transceiver Module
logo
Murata Manufacturing Co...
DR3300 MURATA-DR3300 Datasheet
292Kb / 5P
   916.50 MHz Transceiver Module
DR3000 MURATA-DR3000 Datasheet
294Kb / 5P
   916.50 MHz Transceiver Module
logo
RF Monolithics, Inc
DM1800-916MB RFM-DM1800-916MB Datasheet
75Kb / 4P
   916.50 MHz Transceiver Module
logo
Murata Manufacturing Co...
DR3000-1 MURATA-DR3000-1 Datasheet
267Kb / 5P
   916.50 MHz Transceiver Module
More results


Html Pages

1 2 3 4 5 6 7


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com