Electronic Components Datasheet Search |
|
LY61L5128RL-15LL Datasheet(PDF) 6 Page - Lyontek Inc. |
|
LY61L5128RL-15LL Datasheet(HTML) 6 Page - Lyontek Inc. |
6 / 15 page LY61L5128 Rev. 2.4 512K X 8 BIT HIGH SPEED CMOS SRAM Lyontek Inc. reserves the rights to change the specifications and products without notice. 5F, No. 2, Industry E. Rd. IX, Science-Based Industrial Park, Hsinchu 300, Taiwan. TEL: 886-3-6668838 FAX: 886-3-6668836 5 ® Notes: 1. VIH(max) = VCC + 3.0V for pulse width less than 10ns. 2. VIL(min) = VSS - 3.0V for pulse width less than 10ns. 3. Over/Undershoot specifications are characterized, not 100% tested. 4. Typical values are included for reference only and are not guaranteed or tested. Typical valued are measured at VCC = VCC(TYP.) and TA = 25℃ 5. 1mA for special request 6. 50µA for special request CAPACITANCE (TA = 25 , f ℃ = 1.0MHz) PARAMETER SYMBOL MIN. MAX UNIT Input Capacitance CIN - 8 pF Input/Output Capacitance CI/O - 10 pF Note : These parameters are guaranteed by device characterization, but not production tested. AC TEST CONDITIONS Input Pulse Levels 0.2V to VCC -0.2V Input Rise and Fall Times 3ns Input and Output Timing Reference Levels 1.5V Output Load CL = 30pF + 1TTL, IOH/IOL = -8mA/16mA AC ELECTRICAL CHARACTERISTICS (1) READ CYCLE PARAMETER SYM. LY61L5128 -10 LY61L5128 -12 LY61L5128 -15 LY61L5128 -20 LY61L5128 -25 UNIT MIN. MAX. MIN. MAX. MIN. MAX. MIN. MAX. MIN. MAX. Read Cycle Time tRC 10 - 12 - 15 - 20 - 25 - ns Address Access Time tAA - 10 - 12 - 15 - 20 - 25 ns Chip Enable Access Time tACE - 10 - 12 - 15 - 20 - 25 ns Output Enable Access Time tOE - 5 - 6- 7-8 - 9 ns Chip Enable to Output in Low-Z tCLZ* 2 - 3 -4-4- 4 - ns Output Enable to Output in Low-Z tOLZ* 0 - 0 -0-0- 0 - ns Chip Disable to Output in High-Z tCHZ* - 5 - 6- 7-8 - 9 ns Output Disable to Output in High-Z tOHZ* - 5 - 6- 7-8 - 9 ns Output Hold from Address Change tOH 3 - 3 -3-3- 3 - ns (2) WRITE CYCLE PARAMETER SYM. LY61L5128 -10 LY61L5128 -12 LY61L5128 -15 LY61L5128 -20 LY61L5128 -25 UNIT MIN. MAX. MIN. MAX. MIN. MAX. MIN. MAX. MIN. MAX. Write Cycle Time tWC 10 - 12 - 15 - 20 - 25 - ns Address Valid to End of Write tAW 8 - 10 - 12 - 16 - 20 - ns Chip Enable to End of Write tCW 8 - 10 - 12 - 16 - 20 - ns Address Set-up Time tAS 0 - 0 -0-0- 0 - ns Write Pulse Width tWP 8 - 9 - 10 - 11 - 12 - ns Write Recovery Time tWR 0 - 0 -0-0- 0 - ns Data to Write Time Overlap tDW 6 - 7 -8-9- 10 - ns Data Hold from End of Write Time tDH 0 - 0 -0-0- 0 - ns Output Active from End of Write tOW* 2 - 3 -4-5- 6 - ns Write to Output in High-Z tWHZ* - 6 - 7 - 8 - 9 - 10 ns *These parameters are guaranteed by device characterization, but not production tested. |
Similar Part No. - LY61L5128RL-15LL |
|
Similar Description - LY61L5128RL-15LL |
|
|
Link URL |
Privacy Policy |
ALLDATASHEET.COM |
Does ALLDATASHEET help your business so far? [ DONATE ] |
About Alldatasheet | Advertisement | Datasheet Upload | Contact us | Privacy Policy | Link Exchange | Manufacturer List All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |