Electronic Components Datasheet Search
  English  ▼

Delete All
ON OFF
ALLDATASHEET.COM

X  

Preview PDF Download HTML

NM34W02 Datasheet(PDF) 1 Page - Fairchild Semiconductor

Part No. NM34W02
Description  2K-Bit Standard 2-Wire Bus Interface Serial EEPROM with Full Array Write Protect
Download  12 Pages
Scroll/Zoom Zoom In 100% Zoom Out
Maker  FAIRCHILD [Fairchild Semiconductor]
Homepage  http://www.fairchildsemi.com
Logo 

NM34W02 Datasheet(HTML) 1 Page - Fairchild Semiconductor

 
Zoom Inzoom in Zoom Outzoom out
 1 / 12 page
background image
1
www.fairchildsemi.com
NM34W02 Rev. C.2
© 1999 Fairchild Semiconductor Corporation
NM34W02
2K-Bit Standard 2-Wire Bus Interface Serial EEPROM
with Full Array Write Protect
Designed with Permanent Write-Protection for First 128 Bytes for Serial Presence
Detect Application on Memory Modules (PC100 Compliant)
General Description
The NM34W02 is 2048 bits of CMOS non-volatile electrically
erasable memory. This device is specifically designed to support
Serial Presence Detect circuitry in memory modules. This com-
munications protocol uses CLOCK (SCL) and DATA I/O (SDA)
lines to synchronously clock data between the master (for ex-
ample a microprocessor) and the slave EEPROM device(s).
The contents of the non-volatile memory allows the CPU to
determine the capacity of the module and the electrical character-
istics of the memory devices it contains. This will enable "plug and
play" capability as the module is read and PC main memory
resources utilized through the memory controller.
The first 128 bytes of the memory of the NM34W02 can be
permanently Write Protected by writing to the "WRITE PROTECT"
Register. Write Protect implementation details are described
under the section titled Addressing the WP Register. In addition,
like the NM24Wxx product family, the entire memory array can be
write-protected through "WP" pin.
The NM34W02 is available in a JEDEC standard TSSOP package
for low profile memory modules for systems requiring efficient
space utilization such as in a notebook computer. Two options are
available: L - Low Voltage and LZ - Low Power, allowing the part
to be used in systems where battery life is of primary importance.
Block Diagram
Features
s PC100 Compliant
s Extended Operating Voltage: 2.7V-5.5V
s Software Write-Protection for first 128 bytes
s Hardware Write-Protection for entire memory array
s 200
µA active current typical
– 1.0
µA standby current typical (L)
– 0.1
µA standby current typical (LZ)
s IIC compatible interface
– Provides bidirectional data transfer protocol
s Sixteen byte page write mode
– Minimizes total write time per byte
s Self timed write cycle
- Typical write cycle time of 6ms
s Endurance: 1,000,000 data changes
s Data retention greater than 40 years
s Packages available: 8-pin TSSOP and 8-pin SO
s Temperature Ranges: Commercial and Extended
DS500078-1
H.V. GENERATION
TIMING &CONTROL
E2PROM
ARRAY
16 x 16 x 8
16
YDEC
8
DATA REGISTER
XDEC
CONTROL
LOGIC
WORD
ADDRESS
COUNTER
SLAVE ADDRESS
REGISTER &
COMPARATOR
START
STOP
LOGIC
START CYCLE
16
4
4
CK
DIN
R/W
LOAD
INC
SDA
VSS
VCC
WP
DOUT
A2
A1
A0
Device Address Bits
0/1/2/3
SCL
Write Protect
Register
March 1999


Html Pages

1  2  3  4  5  6  7  8  9  10  11  12 


Datasheet Download




Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ]  

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Alldatasheet API   |   Link Exchange   |   Manufacturer List
All Rights Reserved© Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn