Electronic Components Datasheet Search |
|
P1AFS1500-PQ484I Datasheet(PDF) 31 Page - Microsemi Corporation |
|
P1AFS1500-PQ484I Datasheet(HTML) 31 Page - Microsemi Corporation |
31 / 334 page Fusion Family of Mixed Signal FPGAs Revision 4 2-15 Clock Aggregation Clock aggregation allows for multi-spine clock domains. A MUX tree provides the necessary flexibility to allow long lines or I/Os to access domains of one, two, or four global spines. Signal access to the clock aggregation system is achieved through long-line resources in the central rib, and also through local resources in the north and south ribs, allowing I/Os to feed directly into the clock system. As Figure 2-14 indicates, this access system is contiguous. There is no break in the middle of the chip for north and south I/O VersaNet access. This is different from the quadrant clocks, located in these ribs, which only reach the middle of the rib. Refer to the Using Global Resources in Actel Fusion Devices application note. Figure 2-14 • Clock Aggregation Tree Architecture Global Spine Global Rib Global Driver and MUX I/O Access Internal Signal Access I/O Tiles Global Signal Access Tree Node MUX |
Similar Part No. - P1AFS1500-PQ484I |
|
Similar Description - P1AFS1500-PQ484I |
|
|
Link URL |
Privacy Policy |
ALLDATASHEET.COM |
Does ALLDATASHEET help your business so far? [ DONATE ] |
About Alldatasheet | Advertisement | Datasheet Upload | Contact us | Privacy Policy | Link Exchange | Manufacturer List All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |