Electronic Components Datasheet Search |
|
STM8S005K6T6CTR Datasheet(PDF) 11 Page - STMicroelectronics |
|
STM8S005K6T6CTR Datasheet(HTML) 11 Page - STMicroelectronics |
11 / 103 page SWIM Single wire interface module for direct access to the debug module and memory programming. The interface can be activated in all device operation modes. The maximum data transmission speed is 145 bytes/ms. Debug module The non-intrusive debugging module features a performance close to a full-featured emulator. Beside memory and peripherals, also CPU operation can be monitored in real-time by means of shadow registers. • R/W to RAM and peripheral registers in real-time • R/W access to all resources by stalling the CPU • Breakpoints on all program-memory instructions (software breakpoints) • Two advanced breakpoints, 23 predefined configurations Interrupt controller 4.3 • Nested interrupts with three software priority levels • 32 interrupt vectors with hardware priority • Up to 37 external interrupts on 6 vectors including TLI • Trap and reset interrupts Flash program and data EEPROM memory 4.4 • 32 Kbytes of Flash program single voltage Flash memory • 128 bytes true data EEPROM • Readwhilewrite:Writingindatamemorypossiblewhileexecutingcodeinprogrammemory • User option byte area Write protection (WP) Write protection of Flash program memory and data EEPROM is provided to avoid unintentional overwriting of memory that could result from a user software malfunction. There are two levels of write protection. The first level is known as MASS (memory access security system). MASS is always enabled and protects the main Flash program memory, data EEPROM and option bytes. To perform in-application programming (IAP), this write protection can be removed by writing a MASS key sequence in a control register. This allows the application to write to data EEPROM, modify the contents of main program memory or the device option bytes. A second level of write protection, can be enabled to further protect a specific area of memory known as UBC (user boot code). Refer to the figure below. The size of the UBC is programmable through the UBC option byte, in increments of 1 page (512 bytes) by programming the UBC option byte in ICP mode. This divides the program memory into two areas: • Main program memory: 32 Kbytes minus UBC • User-specific boot code (UBC): Configurable up to 32 Kbytes 11/103 DocID022186 Rev 3 Product overview STM8S005K6 STM8S005C6 |
Similar Part No. - STM8S005K6T6CTR |
|
Similar Description - STM8S005K6T6CTR |
|
|
Link URL |
Privacy Policy |
ALLDATASHEET.COM |
Does ALLDATASHEET help your business so far? [ DONATE ] |
About Alldatasheet | Advertisement | Datasheet Upload | Contact us | Privacy Policy | Link Exchange | Manufacturer List All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |