Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.COM

X  

SST39SF040-70-4C-WHE Datasheet(PDF) 8 Page - Microchip Technology

Part # SST39SF040-70-4C-WHE
Description  1 Mbit / 2 Mbit / 4 Mbit (x8) Multi-Purpose Flash
Download  28 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  MICROCHIP [Microchip Technology]
Direct Link  http://www.microchip.com
Logo MICROCHIP - Microchip Technology

SST39SF040-70-4C-WHE Datasheet(HTML) 8 Page - Microchip Technology

Back Button SST39SF040-70-4C-WHE Datasheet HTML 4Page - Microchip Technology SST39SF040-70-4C-WHE Datasheet HTML 5Page - Microchip Technology SST39SF040-70-4C-WHE Datasheet HTML 6Page - Microchip Technology SST39SF040-70-4C-WHE Datasheet HTML 7Page - Microchip Technology SST39SF040-70-4C-WHE Datasheet HTML 8Page - Microchip Technology SST39SF040-70-4C-WHE Datasheet HTML 9Page - Microchip Technology SST39SF040-70-4C-WHE Datasheet HTML 10Page - Microchip Technology SST39SF040-70-4C-WHE Datasheet HTML 11Page - Microchip Technology SST39SF040-70-4C-WHE Datasheet HTML 12Page - Microchip Technology Next Button
Zoom Inzoom in Zoom Outzoom out
 8 / 28 page
background image
©2013 Silicon Storage Technology, Inc.
DS25022B
04/13
8
1 Mbit / 2 Mbit / 4 Mbit Multi-Purpose Flash
SST39SF010A / SST39SF020A / SST39SF040
Data Sheet
Write Operation Status Detection
The SST39SF010A/020A/040 provide two software means to detect the completion of a Write (Pro-
gram or Erase) cycle, in order to optimize the system Write cycle time. The software detection includes
two status bits: Data# Polling (DQ7) and Toggle Bit (DQ6). The End-of-Write detection mode is enabled
after the rising edge of WE# which initiates the internal Program or Erase operation.
The actual completion of the nonvolatile write is asynchronous with the system; therefore, either a
Data# Polling or Toggle Bit read may be simultaneous with the completion of the Write cycle. If this
occurs, the system may possibly get an erroneous result, i.e., valid data may appear to conflict with
either DQ7 or DQ6. In order to prevent spurious rejection, if an erroneous result occurs, the software
routine should include a loop to read the accessed location an additional two (2) times. If both reads
are valid, then the device has completed the Write cycle, otherwise the rejection is valid.
Data# Polling (DQ7)
When the SST39SF010A/020A/040 are in the internal Program operation, any attempt to read DQ7 will
produce the complement of the true data. Once the Program operation is completed, DQ7 will produce
true data. Note that even though DQ7 may have valid data immediately following the completion of an
internal Write operation, the remaining data outputs may still be invalid: valid data on the entire data
bus will appear in subsequent successive Read cycles after an interval of 1 µs. During internal Erase
operation, any attempt to read DQ7 will produce a ‘0’. Once the internal Erase operation is completed,
DQ7 will produce a ‘1’. The Data# Polling is valid after the rising edge of fourth WE# (or CE#) pulse for
Program operation. For Sector- or Chip-Erase, the Data# Polling is valid after the rising edge of sixth
WE# (or CE#) pulse. See Figure 8 for Data# Polling timing diagram and Figure 17 for a flowchart.
Toggle Bit (DQ6)
During the internal Program or Erase operation, any consecutive attempts to read DQ6 will produce
alternating 0s and 1s, i.e., toggling between 0 and 1. When the internal Program or Erase operation is
completed, the toggling will stop. The device is then ready for the next operation. The Toggle Bit is valid
after the rising edge of fourth WE# (or CE#) pulse for Program operation. For Sector- or Chip-Erase,
the Toggle Bit is valid after the rising edge of sixth WE# (or CE#) pulse. See Figure 9 for Toggle Bit tim-
ing diagram and Figure 17 for a flowchart.
Data Protection
The SST39SF010A/020A/040 provide both hardware and software features to protect nonvolatile data
from inadvertent writes.
Hardware Data Protection
Noise/Glitch Protection: A WE# or CE# pulse of less than 5 ns will not initiate a Write cycle.
VDD Power Up/Down Detection: The Write operation is inhibited when VDD is less than 2.5V.
Write Inhibit Mode: Forcing OE# low, CE# high, or WE# high will inhibit the Write operation. This pre-
vents inadvertent writes during power-up or power-down.


Similar Part No. - SST39SF040-70-4C-WHE

ManufacturerPart #DatasheetDescription
logo
Silicon Storage Technol...
SST39SF040-70-4C-WHE SST-SST39SF040-70-4C-WHE Datasheet
379Kb / 24P
   1 Mbit / 2 Mbit / 4 Mbit (x8) Multi-Purpose Flash
logo
Microchip Technology
SST39SF040-70-4C-WHE MICROCHIP-SST39SF040-70-4C-WHE Datasheet
227Kb / 29P
   1 Mbit / 2 Mbit / 4 Mbit (x8) Multi-Purpose Flash
04/16
SST39SF040-70-4C-WHE MICROCHIP-SST39SF040-70-4C-WHE Datasheet
3Mb / 29P
   1 Mbit / 2 Mbit / 4 Mbit (x8) Multi-Purpose Flash
2002-2016
More results

Similar Description - SST39SF040-70-4C-WHE

ManufacturerPart #DatasheetDescription
logo
Silicon Storage Technol...
SST39SF010A SST-SST39SF010A Datasheet
271Kb / 22P
   1 Mbit / 2 Mbit / 4 Mbit (x8) Multi-Purpose Flash
SST39SF010A SST-SST39SF010A_04 Datasheet
379Kb / 24P
   1 Mbit / 2 Mbit / 4 Mbit (x8) Multi-Purpose Flash
logo
Microchip Technology
SST39LF010 MICROCHIP-SST39LF010 Datasheet
267Kb / 28P
   1 Mbit / 2 Mbit / 4 Mbit (x8) Multi-Purpose Flash
Revision B / June 2013
SST39SF010A MICROCHIP-SST39SF010A_16 Datasheet
227Kb / 29P
   1 Mbit / 2 Mbit / 4 Mbit (x8) Multi-Purpose Flash
04/16
SST39SF040A MICROCHIP-SST39SF040A Datasheet
3Mb / 29P
   1 Mbit / 2 Mbit / 4 Mbit (x8) Multi-Purpose Flash
2002-2016
logo
Silicon Storage Technol...
SST39LF512 SST-SST39LF512_10 Datasheet
640Kb / 24P
   512 Kbit / 1 Mbit / 2 Mbit / 4 Mbit (x8) Multi-Purpose Flash
SST39LF512 SST-SST39LF512_06 Datasheet
454Kb / 25P
   512 Kbit / 1 Mbit / 2 Mbit / 4 Mbit (x8) Multi-Purpose Flash
SST39LF512 SST-SST39LF512 Datasheet
284Kb / 24P
   512 Kbit / 1 Mbit / 2 Mbit / 4 Mbit (x8) Multi-Purpose Flash
SST39LF080 SST-SST39LF080 Datasheet
311Kb / 26P
   8 Mbit / 16 Mbit (x8) Multi-Purpose Flash
logo
Microchip Technology
SST39VF800A-70-4I-B3KE-T MICROCHIP-SST39VF800A-70-4I-B3KE-T Datasheet
4Mb / 37P
   2 Mbit / 4 Mbit / 8 Mbit (x16) Multi-Purpose Flash
03/11
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com