Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.COM

X  

LAN9312-NZW Datasheet(PDF) 92 Page - Microchip Technology

Part # LAN9312-NZW
Description  High Performance Two Port 10/100 Managed Ethernet Switch with 32-Bit Non-PCI CPU Interface
Download  460 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  MICROCHIP [Microchip Technology]
Direct Link  http://www.microchip.com
Logo MICROCHIP - Microchip Technology

LAN9312-NZW Datasheet(HTML) 92 Page - Microchip Technology

Back Button LAN9312-NZW Datasheet HTML 88Page - Microchip Technology LAN9312-NZW Datasheet HTML 89Page - Microchip Technology LAN9312-NZW Datasheet HTML 90Page - Microchip Technology LAN9312-NZW Datasheet HTML 91Page - Microchip Technology LAN9312-NZW Datasheet HTML 92Page - Microchip Technology LAN9312-NZW Datasheet HTML 93Page - Microchip Technology LAN9312-NZW Datasheet HTML 94Page - Microchip Technology LAN9312-NZW Datasheet HTML 95Page - Microchip Technology LAN9312-NZW Datasheet HTML 96Page - Microchip Technology Next Button
Zoom Inzoom in Zoom Outzoom out
 92 / 460 page
background image
High Performance Two Port 10/100 Managed Ethernet Switch with 32-Bit Non-PCI CPU Interface
Datasheet
Revision 2.0 (02-14-13)
92
SMSC LAN9312
DATASHEET
7.2.5.1
PHY Pause Flow Control
The Port 1 & 2 PHYs are capable of generating and receiving pause flow control frames per the IEEE
802.3 specification. The PHYs advertised pause flow control abilities are set via bits 10 (Symmetric
Pause) and 11 (Asymmetric Pause) of the Port x PHY Auto-Negotiation Advertisement Register
(PHY_AN_ADV_x). This allows the PHY to advertise its flow control abilities and auto-negotiate the
flow control settings with its link partner. The default values of these bits are determined via
configuration straps as defined in Section 14.4.2.5, "Port x PHY Auto-Negotiation Advertisement
Register (PHY_AN_ADV_x)," on page 294.
The pause flow control settings may also be manually set via the manual flow control registers Port 1
Manual Flow Control Register (MANUAL_FC_1) and Port 2 Manual Flow Control Register
(MANUAL_FC_2). These registers allow the switch fabric ports flow control settings to be manually set
when auto-negotiation is disabled or the Manual Flow Control Select bit 0 is set. The currently enabled
duplex and flow control settings can also be monitored via these registers. The flow control values in
the Port x PHY Auto-Negotiation Advertisement Register (PHY_AN_ADV_x) are not affected by the
values of the manual flow control register. Refer to Section 6.2.3, "Flow Control Enable Logic," on
page 58 for additional information.
7.2.5.2
Parallel Detection
If the LAN9312 is connected to a device lacking the ability to auto-negotiate (i.e. no FLPs are
detected), it is able to determine the speed of the link based on either 100M MLT-3 symbols or 10M
Normal Link Pulses. In this case the link is presumed to be half-duplex per the IEEE 802.3 standard.
This ability is known as “Parallel Detection.” This feature ensures interoperability with legacy link
partners. If a link is formed via parallel detection, then bit 0 in the Port x PHY Auto-Negotiation
Expansion Register (PHY_AN_EXP_x) is cleared to indicate that the link partner is not capable of auto-
negotiation. If a fault occurs during parallel detection, bit 4 of the Port x PHY Auto-Negotiation
Expansion Register (PHY_AN_EXP_x) is set.
The Port x PHY Auto-Negotiation Link Partne r Base Page Ability Register
(PHY_AN_LP_BASE_ABILITY_x) is used to store the Link Partner Ability information, which is coded
in the received FLPs. If the link partner is not auto-negotiation capable, then this register is updated
after completion of parallel detection to reflect the speed capability of the link partner.
7.2.5.3
Restarting Auto-Negotiation
Auto-negotiation can be re-started at any time by setting bit 9 of the Port x PHY Basic Control Register
(PHY_BASIC_CONTROL_x). Auto-negotiation will also re-start if the link is broken at any time. A
broken link is caused by signal loss. This may occur because of a cable break, or because of an
interruption in the signal transmitted by the Link Partner. Auto-negotiation resumes in an attempt to
determine the new link configuration.
If the management entity re-starts Auto-negotiation by writing to bit 9 of the Port x PHY Basic Control
Register (PHY_BASIC_CONTROL_x), the LAN9312 will respond by stopping all transmission/receiving
operations. Once the internal break link time of approximately 1200ms has passed in the Auto-
negotiation state-machine, the auto-negotiation will re-start. In this case, the link partner will have also
dropped the link due to lack of a received signal, so it too will resume auto-negotiation.
7.2.5.4
Disabling Auto-Negotiation
Auto-negotiation can be disabled by clearing bit 12 of the Port x PHY Basic Control Register
(PHY_BASIC_CONTROL_x). The PHY will then force its speed of operation to reflect the speed (bit
13) and duplex (bit 8) of the Port x PHY Basic Control Register (PHY_BASIC_CONTROL_x). The
speed and duplex bits in the Port x PHY Basic Control Register (PHY_BASIC_CONTROL_x) should
be ignored when auto-negotiation is enabled.


Similar Part No. - LAN9312-NZW

ManufacturerPart #DatasheetDescription
logo
SMSC Corporation
LAN9312 SMSC-LAN9312 Datasheet
4Mb / 458P
   High Performance Two Port 10/100 Managed Ethernet Switch with 32-Bit Non-PCI CPU Interface
More results

Similar Description - LAN9312-NZW

ManufacturerPart #DatasheetDescription
logo
SMSC Corporation
LAN9312 SMSC-LAN9312 Datasheet
4Mb / 458P
   High Performance Two Port 10/100 Managed Ethernet Switch with 32-Bit Non-PCI CPU Interface
LAN9311 SMSC-LAN9311 Datasheet
5Mb / 459P
   Two Port 10/100 Managed Ethernet Switch with 16-Bit Non-PCI CPU Interface
logo
Microchip Technology
KSZ8842-16M MICROCHIP-KSZ8842-16M Datasheet
2Mb / 132P
   Two-Port Ethernet Switch with Non-PCI Interface
02/28/20
KSZ8842-PMQL MICROCHIP-KSZ8842-PMQL Datasheet
2Mb / 126P
   Two-Port Ethernet Switch with PCI Interface
02/28/20
logo
ASIX Electronics Corpor...
AX88180 ASIX-AX88180 Datasheet
482Kb / 47P
   High-Performance Non-PCI 32-bit 10/100/1000M Gigabit Ethernet Controller
logo
Microchip Technology
KSZ8862-16M MICROCHIP-KSZ8862-16M Datasheet
2Mb / 126P
   Two-Port Ethernet Switch with Non-PCI Interface and Fiber Support
05/14/19
logo
Davicom Semiconductor, ...
DM9106EP DAVICOM-DM9106EP Datasheet
30Kb / 2P
   Three Port Ethernet Switch Controller with 32-bit PCI Interface
logo
Micrel Semiconductor
KSZ8842-16 MICREL-KSZ8842-16_08 Datasheet
769Kb / 141P
   2-Port Ethernet Switch with Non-PCI Interface
KSZ8842-MQL MICREL-KSZ8842-MQL Datasheet
769Kb / 141P
   2-Port Ethernet Switch with Non-PCI Interface
KSZ8842-16 MICREL-KSZ8842-16_1 Datasheet
108Kb / 2P
   2-Port Ethernet Switch with Non-PCI Interface
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100  ...More


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com