Electronic Components Datasheet Search |
|
ADP1046AACPZ-RL Datasheet(PDF) 87 Page - Analog Devices |
|
ADP1046AACPZ-RL Datasheet(HTML) 87 Page - Analog Devices |
87 / 88 page Data Sheet ADP1046A Rev. 0 | Page 87 of 88 Table 158. Register 0x4F—OUTD Falling Edge Dead Time in Resonant Mode Bits Bit Name R/W Description [7:0] Δt 8 (falling edge dead time of OUTD) R/W This register sets Δt 8, which is the leading time of the falling edge of OUTD from the end of the switching cycle, t C. Each LSB corresponds to 5 ns of resolution. Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 Δt 8 (ns) 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 5 … … … … … … … … … 1 1 1 1 1 1 1 1 1275 Table 159. Register 0x51—SR1 Rising Edge Dead Time in Resonant Mode Bits Bit Name R/W Description [7:0] Δt 9 (rising edge dead time of SR1) R/W This register sets Δt 9, which is the delay time of the rising edge of SR1 from the ACSNS rising edge, t D. Each LSB corresponds to 5 ns of resolution. Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 Δt 9 (ns) 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 5 … … … … … … … … … 1 1 1 1 1 1 1 1 1275 Table 160. Register 0x53—SR1 Falling Edge Dead Time in Resonant Mode Bits Bit Name R/W Description [7:0] Δt 10 (falling edge dead time of SR1) R/W This register sets Δt 10, which is the leading time of the falling edge of SR1 from the ACSNS falling edge, t E. Each LSB corresponds to 5 ns of resolution. Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 Δt10 (ns) 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 5 … … … … … … … … … 1 1 1 1 1 1 1 1 1275 Table 161. Register 0x55—SR2 Rising Edge Dead Time in Resonant Mode Bits Bit Name R/W Description [7:0] Δt 11 (rising edge dead time of SR2) R/W This register sets Δt 11, which is the delay time of the rising edge of SR2 from the ACSNS falling edge, t E. Each LSB corresponds to 5 ns of resolution. Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 Δt 11 (ns) 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 5 … … … … … … … … … 1 1 1 1 1 1 1 1 1275 Table 162. Register 0x57—SR2 Falling Edge Dead Time in Resonant Mode Bits Bit Name R/W Description [7:0] Δt 12 (falling edge dead time of SR2) R/W This register sets Δt 12, which is the leading time of the falling edge of SR2 from the ACSNS rising edge, t F. Each LSB corresponds to 5 ns of resolution. Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 Δt 12 (ns) 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 5 … … … … … … … … … 1 1 1 1 1 1 1 1 1275 |
Similar Part No. - ADP1046AACPZ-RL |
|
Similar Description - ADP1046AACPZ-RL |
|
|
Link URL |
Privacy Policy |
ALLDATASHEET.COM |
Does ALLDATASHEET help your business so far? [ DONATE ] |
About Alldatasheet | Advertisement | Datasheet Upload | Contact us | Privacy Policy | Link Exchange | Manufacturer List All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |