Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.COM

X  

OR3T30 Datasheet(PDF) 3 Page - Agere Systems

Part # OR3T30
Description  3C and 3T Field-Programmable Gate Arrays
Download  210 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  AGERE [Agere Systems]
Direct Link  
Logo AGERE - Agere Systems

OR3T30 Datasheet(HTML) 3 Page - Agere Systems

  OR3T30 Datasheet HTML 1Page - Agere Systems OR3T30 Datasheet HTML 2Page - Agere Systems OR3T30 Datasheet HTML 3Page - Agere Systems OR3T30 Datasheet HTML 4Page - Agere Systems OR3T30 Datasheet HTML 5Page - Agere Systems OR3T30 Datasheet HTML 6Page - Agere Systems OR3T30 Datasheet HTML 7Page - Agere Systems OR3T30 Datasheet HTML 8Page - Agere Systems OR3T30 Datasheet HTML 9Page - Agere Systems Next Button
Zoom Inzoom in Zoom Outzoom out
 3 / 210 page
background image
Table of Contents
Contents
Page
Contents
Page
Lucent Technologies Inc.
3
ORCA Series 3C and 3T FPGAs
June 1999
Data Sheet
Package Coplanarity ...............................................196
Package Parasitics ..................................................196
Package Outline Diagrams......................................197
Terms and Definitions ...........................................197
208-Pin SQFP .......................................................198
208-Pin SQFP2 .....................................................199
240-Pin SQFP .......................................................200
240-Pin SQFP2 .....................................................201
256-Pin PBGA .......................................................202
352-Pin PBGA .......................................................203
432-Pin EBGA .......................................................204
600-Pin EBGA .......................................................205
Ordering Information................................................206
Index........................................................................207
Tables
Table 1.
ORCA Series 3 (3C and 3T) FPGAs ............ 2
Table 2.
ORCA Series 3 System Performance .......... 6
Table 3. Look-Up Table Operating Modes ............... 13
Table 4. Control Input Functionality .......................... 14
Table 5. Ripple Mode Equality Comparator
Functions and Outputs ............................................ 18
Table 6. SLIC Modes ................................................ 21
Table 7. Configuration RAM Controlled
Latch/Flip-Flop Operation ........................................ 25
Table 8. Inter-PLC Routing Resources ..................... 31
Table 9. PIO Options ................................................ 37
Table 10. PIO Logic Options .................................... 43
Table 11. PIO Register Control Signals .................... 43
Table 12. Readback Options .................................... 54
Table 13. Boundary-Scan Instructions ..................... 58
Table 14. Boundary-Scan ID Code ........................... 59
Table 15. TAP Controller Input/Outputs ................... 61
Table 16.
PowerPC/MPI Configuration ..................... 65
Table 17.
i960/MPI Configuration ............................. 66
Table 18. MPI Internal Interface Signals .................. 67
Table 19. MPI Setup and Control Registers ............. 68
Table 20. MPI Setup and Control Registers
Description ............................................................... 68
Table 21. MPI Control Register 2 ............................. 69
Table 22. Status Register ......................................... 70
Table 23. Device ID Code ........................................ 71
Table 24. Series 3 Family and Device ID Values ..... 71
Table 25.
ORCA Series 3 Device ID Descriptions .... 71
Table 26. PCM Registers ......................................... 73
Table 27. DLL Mode Delay/1x Duty Cycle
Programming Values ............................................... 75
Table 28. DLL Mode Delay/2x Duty Cycle
Programming Values ............................................... 76
Table 29. PCM Oscillator Frequency Range 3Txxx . 78
Table 30. PCM Oscillator Frequency Range 3Cxx ... 78
Table 31. PCM Control Registers ............................. 80
Table 32. Configuration Frame Format and
Contents .................................................................. 90
Table 33. Configuration Frame Size ......................... 91
Table 34. Configuration Modes ................................ 92
Table 35. Absolute Maximum Ratings .................... 100
Table 36. Recommended Operating Conditions .... 100
Table 37. Electrical Characteristics ........................ 101
Table 38. Derating for Commercial Devices
(OR3Cxx) .............................................................. 103
Table 39. Derating for Industrial Devices (OR3Cxx) 103
Table 40. Derating for Commercial/Industrial
Devices (OR3Txxx) ............................................... 103
Table 41. Combinatorial PFU Timing
Characteristics ....................................................... 104
Table 42. Sequential PFU Timing Characteristics .. 106
Table 43. Ripple Mode PFU Timing
Characteristics ....................................................... 107
Table 44. Synchronous Memory Write
Characteristics ....................................................... 109
Table 45. Synchronous Memory Read
Characteristics ....................................................... 110
Table 46. PFU Output MUX and Direct Routing
Timing Characteristics ........................................... 111
Table 47. Supplemental Logic and Interconnect
Cell (SLIC) Timing Characteristics ........................ 111
Table 48. Programmable I/O (PIO) Timing
Characteristics ....................................................... 112
Table 49. Microprocessor Interface (MPI) Timing
Characteristics ....................................................... 115
Table 50. Programmable Clock Manager (PCM)
Timing Characteristics (Preliminary Information) .. 121
Table 51. Boundary-Scan Timing Characteristics .. 122
Table 52. ExpressCLK (ECLK) and Fast Clock
(FCLK) Timing Characteristics .............................. 123
Table 53. General-Purpose Clock Timing
Characteristics (Internally Generated Clock) .........124
Table 54. OR3Cxx ExpressCLK to Output Delay
(Pin-to-Pin) ............................................................ 125
Table 55. OR3Cxx Fast Clock (FCLK) to Output
Delay (Pin-to-Pin) .................................................. 126
Table 56. OR3Cxx General System Clock (SCLK)
to Output Delay (Pin-to-Pin) .................................. 127
Table 57. OR3C/Txxx Input to ExpressCLK (ECLK)
Fast-Capture Setup/Hold Time (Pin-to-Pin) .......... 128
Table 58. OR3C/Txxx Input to Fast Clock
Setup/Hold Time (Pin-to-Pin) ................................ 130
Table 59. OR3C/Txxx Input to General System
Clock (SCLK) Setup/Hold Time (Pin-to-Pin) .......... 132
Table 60. General Configuration Mode Timing
Characteristics ....................................................... 133
Table 61. Master Serial Configuration Mode Timing


Similar Part No. - OR3T30

ManufacturerPart #DatasheetDescription
logo
Agere Systems
OR3T30 AGERE-OR3T30 Datasheet
4Mb / 210P
   3C and 3T Field-Programmable Gate Arrays
OR3T30-5BA256 AGERE-OR3T30-5BA256 Datasheet
4Mb / 210P
   3C and 3T Field-Programmable Gate Arrays
OR3T30-5BA256I AGERE-OR3T30-5BA256I Datasheet
4Mb / 210P
   3C and 3T Field-Programmable Gate Arrays
OR3T30-5BA352 AGERE-OR3T30-5BA352 Datasheet
4Mb / 210P
   3C and 3T Field-Programmable Gate Arrays
OR3T30-5BA352I AGERE-OR3T30-5BA352I Datasheet
4Mb / 210P
   3C and 3T Field-Programmable Gate Arrays
More results

Similar Description - OR3T30

ManufacturerPart #DatasheetDescription
logo
Agere Systems
OR3C80-4PS240 AGERE-OR3C80-4PS240 Datasheet
4Mb / 210P
   3C and 3T Field-Programmable Gate Arrays
logo
List of Unclassifed Man...
OR2C04A ETC-OR2C04A Datasheet
3Mb / 192P
   Field-Programmable Gate Arrays
logo
Xilinx, Inc
DS022-1 XILINX-DS022-1 Datasheet
89Kb / 5P
   Field Programmable Gate Arrays
DS022 XILINX-DS022 Datasheet
1Mb / 233P
   Field Programmable Gate Arrays
logo
Agere Systems
OR4E2 AGERE-OR4E2 Datasheet
3Mb / 124P
   Field-Programmable Gate Arrays
logo
Lattice Semiconductor
OR2C04A LATTICE-OR2C04A Datasheet
3Mb / 192P
   Field-Programmable Gate Arrays
logo
List of Unclassifed Man...
ATT3000 ETC1-ATT3000 Datasheet
498Kb / 80P
   Field-Programmable Gate Arrays
logo
Texas Instruments
TPC10 TI-TPC10 Datasheet
3Mb / 69P
[Old version datasheet]   CMOS FIELD-PROGRAMMABLE GATE ARRAYS
logo
ATMEL Corporation
AT6000 ATMEL-AT6000 Datasheet
591Kb / 28P
   Coprocessor Field Programmable Gate Arrays
logo
Xilinx, Inc
XC4000E XILINX-XC4000E Datasheet
712Kb / 68P
   XC4000E and XC4000X Series Field Programmable Gate Arrays
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100  ...More


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com