Electronic Components Datasheet Search |
|
AD5303 Datasheet(PDF) 3 Page - Analog Devices |
|
AD5303 Datasheet(HTML) 3 Page - Analog Devices |
3 / 18 page REV. 0 AD5303/AD5313/AD5323 –3– AC CHARACTERISTICS 1 (VDD = +2.5 V to +5.5 V; RL = 2 k to GND; CL = 200 pF to GND; all specifications TMIN to TMAX unless otherwise noted.) B Version 3 Parameter 2 Min Typ Max Units Conditions/Comments Output Voltage Settling Time VREF = VDD = +5 V AD5303 6 8 µs 1/4 Scale to 3/4 Scale Change (40 Hex to C0 Hex) AD5313 7 9 µs 1/4 Scale to 3/4 Scale Change (100 Hex to 300 Hex) AD5323 8 10 µs 1/4 Scale to 3/4 Scale Change (400 Hex to C00 Hex) Slew Rate 0.7 V/ µs Major-Code Transition Glitch Energy 12 nV-s 1 LSB Change Around Major Carry (011 . . . 11 to 100 . . . 00) Digital Feedthrough 0.10 nV-s Analog Crosstalk 0.01 nV-s DAC-to-DAC Crosstalk 0.01 nV-s Multiplying Bandwidth 200 kHz VREF = 2 V ± 0.1 V p-p. Unbuffered Mode Total Harmonic Distortion –70 dB VREF = 2.5 V ± 0.1 V p-p. Frequency = 10 kHz NOTES 1Guaranteed by design and characterization, not production tested. 2See Terminology. 3Temperature range: B Version: –40 °C to +105°C. Specifications subject to change without notice. TIMING CHARACTERISTICS1, 2, 3 Limit at TMIN, TMAX Parameter (B Version) Units Conditions/Comments t1 33 ns min SCLK Cycle Time t2 13 ns min SCLK High Time t3 13 ns min SCLK Low Time t4 0 ns min SYNC to SCLK Rising Edge Setup Time t5 5 ns min Data Setup Time t6 4.5 ns min Data Hold Time t7 0 ns min SCLK Falling Edge to SYNC Rising Edge t8 100 ns min Minimum SYNC High Time t9 20 ns min LDAC Pulsewidth t10 20 ns min SCLK Falling Edge to LDAC Rising Edge t11 20 ns min CLR Pulsewidth t12 4, 5 5 ns min SCLK Falling Edge to SDO Invalid t13 4, 5 20 ns max SCLK Falling Edge to SDO Valid t14 5 0 ns min SCLK Falling Edge to SYNC Rising Edge t15 5 10 ns min SYNC Rising Edge to SCLK Rising Edge NOTES 1Guaranteed by design and characterization, not production tested. 2All input signals are specified with tr = tf = 5 ns (10% to 90% of V DD) and timed from a voltage level of (V IL + VIH)/2. 3See Figures 1 and 2. 4These are measured with the load circuit of Figure 1. 5Daisy-Chain Mode only (see Figure 45). Specifications subject to change without notice. (VDD = +2.5 V to +5.5 V; all specifications TMIN to TMAX unless otherwise noted.) NOTES 1See Terminology. 2Temperature range: B Version: –40 °C to +105°C. 3DC specifications tested with the outputs unloaded. 4Linearity is tested using a reduced code range: AD5303 (Code 8 to 248); AD5313 (Code 28 to 995); AD5323 (Code 115 to 3981). 5Guaranteed by design and characterization, not production tested. 6In order for the amplifier output to reach its minimum voltage, Offset Error must be negative. In order for the amplifier output to reach its maximum voltage, V REF = VDD and “Offset plus Gain” Error must be positive. Specifications subject to change without notice. |
Similar Part No. - AD5303 |
|
Similar Description - AD5303 |
|
|
Link URL |
Privacy Policy |
ALLDATASHEET.COM |
Does ALLDATASHEET help your business so far? [ DONATE ] |
About Alldatasheet | Advertisement | Datasheet Upload | Contact us | Privacy Policy | Link Exchange | Manufacturer List All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |