Electronic Components Datasheet Search |
|
SPXN2010VLU120R Datasheet(PDF) 10 Page - Freescale Semiconductor, Inc |
|
SPXN2010VLU120R Datasheet(HTML) 10 Page - Freescale Semiconductor, Inc |
10 / 130 page Overview PXD20 Microcontroller Data Sheet, Rev. 2 Preliminary—Subject to Change Without Notice Freescale Semiconductor 10 • Seven master ports: — e200z4d core instruction port — e200z4d core complex load/store data port — eDMA controller —DCU — DCU-Lite —VIU — 2D Graphics Accelerator (GFX2D) • Seven slave ports: — Platform Flash Controller (2 Ports) — Platform SRAM Controller — Graphics SRAM Controller (2 Ports) — QuadSPI serial flash Controller and RLE Decoder — Peripheral Bridge • 32-bit internal address bus, 64-bit internal data bus • Programmable Arbitration Priority — Requesting masters can be treated with equal priority and will be granted access to a slave port in round-robin fashion, based upon the ID of the last master to be granted access or a priority order can be assigned by software at application run time • Temporary dynamic priority elevation of masters 1.4.4 Enhanced Direct Memory Access (eDMA) The eDMA module is a controller capable of performing complex data movements via 16 programmable channels, with minimal intervention from the host processor. The hardware micro architecture includes a DMA engine which performs source and destination address calculations, and the actual data movement operations, along with an SRAM-based memory containing the transfer control descriptors (TCD) for the channels. This implementation is utilized to minimize the overall block size. The eDMA module provides the following features: • 16 channels support independent 8-, 16- or 32-bit single value or block transfers • Supports variable sized queues and circular queues • Source and destination address registers are independently configured to post-increment or remain constant • Each transfer is initiated by a peripheral, CPU, periodic timer interrupt or eDMA channel request • Each DMA channel can optionally send an interrupt request to the CPU on completion of a single value or block transfer • DMA transfers possible between system memories, QuadSPI, RLE Decoder, SPIs, I2C, ADC, eMIOS and General Purpose I/Os (GPIOs) • Programmable DMA Channel Mux allows assignment of any DMA source to any available DMA channel with up to a total of 64 potential request sources. 1.4.5 Interrupt Controller (INTC) The INTC (interrupt controller) provides priority-based preemptive scheduling of interrupt requests, suitable for statically scheduled hard real-time systems. For high priority interrupt requests, the time from the assertion of the interrupt request from the peripheral to when the processor is executing the interrupt service routine (ISR) has been minimized. The INTC provides a unique vector for each interrupt request source for quick determination of which ISR needs to be executed. It also provides an ample number of priorities so that |
Similar Part No. - SPXN2010VLU120R |
|
Similar Description - SPXN2010VLU120R |
|
|
Link URL |
Privacy Policy |
ALLDATASHEET.COM |
Does ALLDATASHEET help your business so far? [ DONATE ] |
About Alldatasheet | Advertisement | Datasheet Upload | Contact us | Privacy Policy | Link Exchange | Manufacturer List All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |