Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.COM

X  

CY7C1474V25-200BGC Datasheet(PDF) 1 Page - Cypress Semiconductor

Part # CY7C1474V25-200BGC
Description  72-Mbit (2 M 횞 36/4 M 횞 18/1 M 횞 72) Pipelined SRAM with NoBL??Architecture
Download  38 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  CYPRESS [Cypress Semiconductor]
Direct Link  http://www.cypress.com
Logo CYPRESS - Cypress Semiconductor

CY7C1474V25-200BGC Datasheet(HTML) 1 Page - Cypress Semiconductor

  CY7C1474V25-200BGC Datasheet HTML 1Page - Cypress Semiconductor CY7C1474V25-200BGC Datasheet HTML 2Page - Cypress Semiconductor CY7C1474V25-200BGC Datasheet HTML 3Page - Cypress Semiconductor CY7C1474V25-200BGC Datasheet HTML 4Page - Cypress Semiconductor CY7C1474V25-200BGC Datasheet HTML 5Page - Cypress Semiconductor CY7C1474V25-200BGC Datasheet HTML 6Page - Cypress Semiconductor CY7C1474V25-200BGC Datasheet HTML 7Page - Cypress Semiconductor CY7C1474V25-200BGC Datasheet HTML 8Page - Cypress Semiconductor CY7C1474V25-200BGC Datasheet HTML 9Page - Cypress Semiconductor Next Button
Zoom Inzoom in Zoom Outzoom out
 1 / 38 page
background image
CY7C1470V25
CY7C1472V25
CY7C1474V25
72-Mbit (2 M × 36/4 M × 18/1 M × 72)
Pipelined SRAM with NoBL™ Architecture
Cypress Semiconductor Corporation
198 Champion Court
San Jose
, CA 95134-1709
408-943-2600
Document Number: 38-05290 Rev. *O
Revised June 6, 2012
72-Mbit (2 M × 36/4 M × 18/1 M × 72) Pipelined SRAM with NoBLTM Architecture
Features
Pin-compatible and functionally equivalent to ZBT™
Supports 200-MHz bus operations with zero wait states
Available speed grades are 200 and 167 MHz
Internally self-timed output buffer control to eliminate the need
to use asynchronous OE
Fully registered (inputs and outputs) for pipelined operation
Byte write capability
Single 2.5 V power supply
2.5 V/1.8 V I/O supply (VDDQ)
Fast clock-to-output times
3.0 ns (for 200-MHz device)
Clock enable (CEN) pin to suspend operation
Synchronous self-timed writes
CY7C1470V25 available in JEDEC-standard Pb-free 100-pin
TQFP, Pb-free and non Pb-free 165-ball FBGA package.
CY7C1472V25 available in JEDEC-standard Pb-free 100-pin
TQFP. CY7C1474V25 available in Pb-free and non Pb-free
209-ball FBGA package
IEEE 1149.1 JTAG boundary scan compatible
Burst capability – linear or interleaved burst order
“ZZ” sleep mode option and stop clock option
Functional Description
The CY7C1470V25/CY7C1472V25/CY7C1474V25 are 2.5 V,
2 M × 36/4 M × 18/1 M × 72 synchronous pipelined burst SRAMs
with No Bus Latency™ (NoBL
 logic, respectively. They are
designed to support unlimited true back-to-back read/write
operations
with
no
wait
states.
The
CY7C1470V25/CY7C1472V25/CY7C1474V25 are equipped
with the advanced (NoBL) logic required to enable consecutive
read/write operations with data being transferred on every clock
cycle. This feature dramatically improves the throughput of data
in systems that require frequent write/read transitions. The
CY7C1470V25/CY7C1472V25/CY7C1474V25 are pin-compatible
and functionally equivalent to ZBT devices.
All synchronous inputs pass through input registers controlled by
the rising edge of the clock. All data outputs pass through output
registers controlled by the rising edge of the clock. The clock
input is qualified by the clock enable (CEN) signal, which when
deasserted suspends operation and extends the previous clock
cycle. Write operations are controlled by the Byte Write Selects
(BWa–BWh for CY7C1474V25, BWa–BWd for CY7C1470V25
and BWa–BWb for CY7C1472V25) and a write enable (WE)
input. All writes are conducted with on-chip synchronous
self-timed write circuitry.
Three synchronous chip enables (CE1, CE2, CE3) and an
asynchronous output enable (OE) provide for easy bank
selection and output tri-state control. In order to avoid bus
contention, the output drivers are synchronously tri-stated during
the data portion of a write sequence.
Selection Guide
Description
200 MHz
167 MHz
Unit
Maximum access time
3.0
3.4
ns
Maximum operating current
450
400
mA
Maximum CMOS standby current
120
120
mA


Similar Part No. - CY7C1474V25-200BGC

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CY7C1474V25-200BGC CYPRESS-CY7C1474V25-200BGC Datasheet
382Kb / 27P
   72-Mbit(2M x 36/4M x 18/1M x 72) Pipelined SRAM with NoBL??Architecture
CY7C1474V25-200BGC CYPRESS-CY7C1474V25-200BGC Datasheet
517Kb / 28P
   72-Mbit(2M x 36/4M x 18/1M x 72) Pipelined SRAM with NoBL Architecture
CY7C1474V25-200BGC CYPRESS-CY7C1474V25-200BGC Datasheet
878Kb / 31P
   72-Mbit (2 M x 36/4 M x 18/1 M x 72) Pipelined SRAM with NoBL Architecture
CY7C1474V25-200BGC CYPRESS-CY7C1474V25-200BGC Datasheet
506Kb / 39P
   72-Mbit (2 M × 36/4 M × 18/1 M × 72) Pipelined SRAM with NoBL™ Architecture
June 27, 2013
More results

Similar Description - CY7C1474V25-200BGC

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CY7C1460BV25 CYPRESS-CY7C1460BV25 Datasheet
721Kb / 30P
   36-Mbit (1 M 횞 36/2 M 횞 18) Pipelined SRAM with NoBL??Architecture
CY7C1460AV33 CYPRESS-CY7C1460AV33_12 Datasheet
1,000Kb / 31P
   36-Mbit (1 M 횞 36/2 M 횞 18) Pipelined SRAM with NoBL??Architecture
CY7C1470BV33 CYPRESS-CY7C1470BV33_13 Datasheet
1Mb / 34P
   72-Mbit (2 M x 36/4 M 횞 18/1 M x 72) Pipelined SRAM with NoBL??Architecture
CY7C1480BV33 CYPRESS-CY7C1480BV33_12 Datasheet
1,015Kb / 33P
   72-Mbit (2 M 횞 36/4 M 횞 18) Pipelined Sync SRAM
CY7C1471V33 CYPRESS-CY7C1471V33_12 Datasheet
680Kb / 22P
   72-Mbit (2 M 횞 36) Flow-Through SRAM with NoBL??Architecture
CY7C1370DV25 CYPRESS-CY7C1370DV25_12 Datasheet
774Kb / 30P
   18-Mbit (512 K 횞 36/1 M 횞 18) Pipelined SRAM with NoBL??Architecture
CY7C1372D CYPRESS-CY7C1372D_12 Datasheet
968Kb / 31P
   18-Mbit (512 K 횞 36/1 M 횞 18) Pipelined SRAM with NoBL??Architecture
CY7C1461AV33 CYPRESS-CY7C1461AV33_12 Datasheet
442Kb / 24P
   36-Mbit (1 M 횞 36/2 M 횞 18) Flow-Through SRAM with NoBL??Architecture
CY7C1484BV25 CYPRESS-CY7C1484BV25 Datasheet
709Kb / 21P
   72-Mbit (2 M 횞 36) Pipelined DCD Sync SRAM
CY7C1484BV33 CYPRESS-CY7C1484BV33 Datasheet
923Kb / 30P
   72-Mbit (2 M 횞 36) Pipelined DCD Sync SRAM
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com