Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.COM

X  

CYF2072V Datasheet(PDF) 5 Page - Cypress Semiconductor

Part # CYF2072V
Description  18/36/72-Mbit Programmable Multi-Queue FIFOs Independent read and write ports
Download  30 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  CYPRESS [Cypress Semiconductor]
Direct Link  http://www.cypress.com
Logo CYPRESS - Cypress Semiconductor

CYF2072V Datasheet(HTML) 5 Page - Cypress Semiconductor

  CYF2072V Datasheet HTML 1Page - Cypress Semiconductor CYF2072V Datasheet HTML 2Page - Cypress Semiconductor CYF2072V Datasheet HTML 3Page - Cypress Semiconductor CYF2072V Datasheet HTML 4Page - Cypress Semiconductor CYF2072V Datasheet HTML 5Page - Cypress Semiconductor CYF2072V Datasheet HTML 6Page - Cypress Semiconductor CYF2072V Datasheet HTML 7Page - Cypress Semiconductor CYF2072V Datasheet HTML 8Page - Cypress Semiconductor CYF2072V Datasheet HTML 9Page - Cypress Semiconductor Next Button
Zoom Inzoom in Zoom Outzoom out
 5 / 30 page
background image
CYF2018V, CYF2036V
CYF2072V
Document Number: 001-68336 Rev. **
Page 5 of 30
Pin Definitions
Pin Name
I/O
Pin Description
D[35:0]
Input
Data inputs: Data inputs for a 36-bit bus.
Q[35:0]
Output
Data outputs: Data outputs for a 36-bit bus.
WEN
Input
Write enable: WEN enables WCLK to write data into the FIFO memory and configuration registers.
REN
Input
Read enable: REN enables RCLK to read data from the FIFO memory and configuration registers.
IE
Input
Input enable: IE is the data input enable signal that controls the enabling and disabling of the 36-bit data
input pins. If it is enabled, data on the D[35:0] pins is written into the FIFO. The internal write address
pointer is always incremented at rising edge of WCLK if WEN is enabled, regardless of the IE level. This
is used for ‘write masking’ or incrementing the write pointer without writing into a location.
OE
Input
Output enable: When OE is LOW, FIFO data outputs are enabled; when OE is HIGH, the FIFO’s outputs
are in High Z (high impedance) state.
WCLK
Input
Write clock: When enabled by WEN, the rising edge of WCLK writes data into the FIFO if LD is high and
into the configuration registers if LD is low.
RCLK
Input
Read clock: When enabled by REN, the rising edge of RCLK reads data from the FIFO memory if LD is
high and from the configuration registers if LD is low.
EF
Output
Empty flag: When EF is LOW, the Queue is empty. EF is synchronized to RCLK.
FF
Output
Full flag: When FF is LOW, the Queue is full. FF is synchronized to WCLK.
LD
Input
Load: When LD is LOW, D[7:0] (Q[7:0]) are written (read) into (from) the configuration registers. When
LD is HIGH, D[35:0] (Q[35:0]) are written (read) into (from) the FIFO.
RT
Input
Retransmit: A HIGH pulse on RT resets the internal read pointer to a physical location of the FIFO which
is marked by the user (using MARK pin). With every valid read cycle after retransmit, previously accessed
data is read and the read pointer is incremented until it is equal to the write pointer.
MRS
Input
Master reset: MRS initializes the read and write pointers to zero and sets the output register to all zeroes.
During Master Reset, the configuration registers are all set to default values and the flags are reset.
SPI_SCLK
Input
Serial clock: A rising edge on SPI_SCLK clocks the serial data present on the SPI_SI input into the offset
registers if SPI_SEN is enabled.
SPI_SI
Input
Serial input: Serial input when SPI_SEN is enabled.
SPI_SEN
Input
Serial enable: Enables serial loading of programmable flag offsets and configuration registers.
MARK
Input
Mark for retransmit: When this pin is asserted the current location of the read pointer is marked. Any
subsequent retransmit operation resets the read pointer to this position.
MB
Input
Mailbox: When asserted the reads and writes happen to flow-through mailbox register.
WQSEL[2:0]
Input
Write Queue select: Select maximum eight Queues using pins.
RQSEL[2:0]
Input
Read Queue select: Select maximum eight Queues using pins.
TCK
Input
Test clock (TCK) pin for JTAG.
TRST
Input
Reset pin for JTAG.
TMS
Input
Test mode select (TMS) pin for JTAG.
TDI
Input
Test data in (TDI) pin for JTAG.
TDO
Output
Test data out (TDO) for JTAG.
DVal
Output
Data valid: Active low data valid signal to indicate valid data on Q[35:0].
[+] Feedback
[+] Feedback


Similar Part No. - CYF2072V

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CYF2072V18L-100BGXI CYPRESS-CYF2072V18L-100BGXI Datasheet
624Kb / 31P
   18/36/72-Mbit Programmable Multi-Queue FIFOs
CYF2072V33L-100BGXI CYPRESS-CYF2072V33L-100BGXI Datasheet
624Kb / 31P
   18/36/72-Mbit Programmable Multi-Queue FIFOs
More results

Similar Description - CYF2072V

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CYF1018V CYPRESS-CYF1018V Datasheet
921Kb / 28P
   18/36/72-Mbit Programmable 2-Queue FIFOs Independent read and write ports
CYF2018V CYPRESS-CYF2018V_12 Datasheet
624Kb / 31P
   18/36/72-Mbit Programmable Multi-Queue FIFOs
CYF1018V CYPRESS-CYF1018V_12 Datasheet
655Kb / 29P
   18/36/72-Mbit Programmable 2-Queue FIFOs
CYF0018V CYPRESS-CYF0018V_13 Datasheet
625Kb / 36P
   18/36/72-Mbit Programmable FIFOs
CYF0018V CYPRESS-CYF0018V_12 Datasheet
697Kb / 30P
   18/36/72-Mbit Programmable FIFOs
CYF0018V CYPRESS-CYF0018V Datasheet
945Kb / 29P
   18/36/72 Mbit Programmable FIFOs Master reset to clear entire FIFO
logo
Integrated Silicon Solu...
IS61DDP2B24M18A ISSI-IS61DDP2B24M18A Datasheet
889Kb / 31P
   Common I/O read and write ports
IS61DDB24M18A ISSI-IS61DDB24M18A Datasheet
770Kb / 29P
   Common I/O read and write ports
IS61DDPB42M18B ISSI-IS61DDPB42M18B Datasheet
931Kb / 32P
   Common I/O read and write ports
IS61DDPB44M18B ISSI-IS61DDPB44M18B Datasheet
934Kb / 32P
   Common I/O read and write ports
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com