Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.COM

X  

CY7C0241AV Datasheet(PDF) 5 Page - Cypress Semiconductor

Part # CY7C0241AV
Description  3.3V 4K/8K/16K x 16/18 Dual-Port Static RAM 4, 8 or 16K 횞 16 organization
Download  20 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  CYPRESS [Cypress Semiconductor]
Direct Link  http://www.cypress.com
Logo CYPRESS - Cypress Semiconductor

CY7C0241AV Datasheet(HTML) 5 Page - Cypress Semiconductor

  CY7C0241AV Datasheet HTML 1Page - Cypress Semiconductor CY7C0241AV Datasheet HTML 2Page - Cypress Semiconductor CY7C0241AV Datasheet HTML 3Page - Cypress Semiconductor CY7C0241AV Datasheet HTML 4Page - Cypress Semiconductor CY7C0241AV Datasheet HTML 5Page - Cypress Semiconductor CY7C0241AV Datasheet HTML 6Page - Cypress Semiconductor CY7C0241AV Datasheet HTML 7Page - Cypress Semiconductor CY7C0241AV Datasheet HTML 8Page - Cypress Semiconductor CY7C0241AV Datasheet HTML 9Page - Cypress Semiconductor Next Button
Zoom Inzoom in Zoom Outzoom out
 5 / 20 page
background image
CY7C024AV/024BV/025AV/026AV
CY7C0241AV/0251AV/036AV
Document #: 38-06052 Rev. *M
Page 5 of 20
Architecture
The
CY7C024AV/024BV/025AV/026AV
and
CY7C0241AV/0251AV/036AV consist of an array of 4K, 8K, and
16K words of 16 and 18 bits each of dual-port RAM cells, IO and
address lines, and control signals (CE, OE, RW). These control pins
permit independent access for reads or writes to any location in
memory. To handle simultaneous writes and reads to the same
location, a BUSY pin is provided on each port. Two Interrupt (INT)
pins can be used for port to port communication. Two Semaphore
(SEM) control pins are used for allocating shared resources. With
the M/S pin, the devices can function as a master (BUSY pins are
outputs) or as a slave (BUSY pins are inputs). They also have an
automatic power down feature controlled by CE. Each port has its
own output enable control (OE), which enables data to be read from
the device.
Functional Description
The
CY7C024AV/024BV/025AV/026AV
and
CY7C0241AV/0251AV/036AV are low power CMOS 4K, 8K, and
16K ×16/18 dual port static RAMs. Various arbitration schemes are
included on the devices to handle situations when multiple
processors access the same piece of data. There are two ports
permitting independent, asynchronous access for reads and writes
to any location in memory. The devices can be used as standalone
16 or18-bit dual port static RAMs or multiple devices can be
combined to function as a 32 or 36-bit or wider master and slave
dual port static RAM. An M/S pin is provided for implementing 32 or
36-bit or wider memory applications. It does not need separate
master and slave devices or additional discrete logic. Application
areas include interprocessor/multiprocessor designs, communica-
tions status buffering, and dual port video and graphics memory.
Each port has independent control pins: Chip Enable (CE), Read
or Write Enable (R/W), and Output Enable (OE). Two flags are
provided on each port (BUSY and INT). BUSY signals that the
port is trying to access the same location currently being
accessed by the other port. The Interrupt flag (INT) permits
communication between ports or systems by means of a mail
box. The semaphores are used to pass a flag, or token, from one
port to the other to indicate that a shared resource is in use. The
semaphore logic has eight shared latches. Only one side can
control the latch (semaphore) at any time. Control of a
semaphore indicates that a shared resource is in use. An
automatic power down feature is controlled independently on
each port by a Chip Select (CE) pin.
The
CY7C024AV/024BV/025AV/026AV
and
CY7C0241AV0251AV/036AV are available in 100-pin Pb-free Thin
Quad Flat Pack (TQFP) and 100-pin TQFP.
Write Operation
Data must be set up for a duration of tSD before the rising edge
of RW to guarantee a valid write. A write operation is controlled
by either the RW pin (see Figure 8 on page 12) or the CE pin (see
Figure 9 on page 12). Required inputs for non-contention opera-
tions are summarized in Table 1 on page 7.
If a location is being written to by one port and the opposite port
tries to read that location, there must be a port to port flowthrough
delay before the data is read on the output; otherwise the data
read is not deterministic. Data is valid on the port tDDD after the
data is presented on the other port.
Read Operation
When reading the device, the user must assert both the OE and
CE pins. Data is available tACE after CE or tDOE after OE is
asserted. If the user wants to access a semaphore flag, then the
SEM pin and OE must be asserted.
Interrupts
The upper two memory locations are for message passing. The
highest
memory
location
(FFF
for
the
CY7C024AV/024BV/41AV/1FFF for the CY7C025AV/51AV,
Pin Definitions
Left Port
Right Port
Description
CEL
CER
Chip Enable
R/WL
R/WR
Read and Write Enable
OEL
OER
Output Enable
A0L–A13L
A0R–A13R
Address (A0–A11 for 4K devices; A0–A12 for 8K devices; A0–A13 for 16K)
IO0L–IO17L
IO0R–IO17R
Data Bus Input and Output
SEML
SEMR
Semaphore Enable
UBL
UBR
Upper Byte Select (IO8–IO15 for x16 devices; IO9–IO17 for x18 devices)
LBL
LBR
Lower Byte Select (IO0–IO7 for x16 devices; IO0–IO8 for x18 devices)
INTL
INTR
Interrupt Flag
BUSYL
BUSYR
Busy Flag
M/S
Master or Slave Select
VCC
Power
GND
Ground
NC
No Connect
[+] Feedback


Similar Part No. - CY7C0241AV

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CY7C0241AV CYPRESS-CY7C0241AV Datasheet
241Kb / 19P
   3.3V 4K/8K/16K x 16/18 Dual-Port Static RAM
CY7C0241AV CYPRESS-CY7C0241AV Datasheet
247Kb / 19P
   3.3V 4K/8K/16K x 16/18 Dual-Port Static RAM
CY7C0241AV CYPRESS-CY7C0241AV Datasheet
475Kb / 19P
   3.3V 4K/8K/16K x 16/18 Dual-Port Static RAM
CY7C0241AV-20AC CYPRESS-CY7C0241AV-20AC Datasheet
241Kb / 19P
   3.3V 4K/8K/16K x 16/18 Dual-Port Static RAM
CY7C0241AV-20AC CYPRESS-CY7C0241AV-20AC Datasheet
247Kb / 19P
   3.3V 4K/8K/16K x 16/18 Dual-Port Static RAM
More results

Similar Description - CY7C0241AV

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CY7C024AV CYPRESS-CY7C024AV_09 Datasheet
475Kb / 19P
   3.3V 4K/8K/16K x 16/18 Dual-Port Static RAM
CY7C024AV CYPRESS-CY7C024AV Datasheet
241Kb / 19P
   3.3V 4K/8K/16K x 16/18 Dual-Port Static RAM
CY7C024V CYPRESS-CY7C024V Datasheet
248Kb / 19P
   3.3V 4K/8K/16K x 16/18 Dual-Port Static RAM
CY7C024AV CYPRESS-CY7C024AV_05 Datasheet
247Kb / 19P
   3.3V 4K/8K/16K x 16/18 Dual-Port Static RAM
CYDC256B16 CYPRESS-CYDC256B16 Datasheet
610Kb / 26P
   1.8V 4k/8k/16k x 16 and 8k/16k x 8 ConsuMoBL Dual-Port Static RAM
CYDM256A16 CYPRESS-CYDM256A16 Datasheet
499Kb / 25P
   1.8V 4K/8K/16K x 16 and 8K/16K x 8 MoBL짰 Dual-Port Static RAM
CYDM064B16 CYPRESS-CYDM064B16_09 Datasheet
571Kb / 24P
   1.8V 4K/8K/16K x 16 and 8K/16K x 8 MoBL Dual-Port Static RAM
CYDM064B16 CYPRESS-CYDM064B16_08 Datasheet
548Kb / 24P
   1.8V 4K/8K/16K x 16 and 8K/16K x 8 MoBL짰 Dual-Port Static RAM
CYDM256B16 CYPRESS-CYDM256B16 Datasheet
889Kb / 25P
   1.8V 4K/8K/16K x 16 MoBL짰 Dual-Port Static RAM
CYDM064B16 CYPRESS-CYDM064B16_11 Datasheet
654Kb / 27P
   1.8V 4K/8K/16K x 16 MoBL짰 Dual-Port Static RAM
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com