Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.COM

X  

K4B2G0446D-HYK0 Datasheet(PDF) 9 Page - Samsung semiconductor

Part # K4B2G0446D-HYK0
Description  2Gb D-die DDR3L SDRAM
Download  64 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  SAMSUNG [Samsung semiconductor]
Direct Link  http://www.samsung.com/Products/Semiconductor
Logo SAMSUNG - Samsung semiconductor

K4B2G0446D-HYK0 Datasheet(HTML) 9 Page - Samsung semiconductor

Back Button K4B2G0446D-HYK0 Datasheet HTML 5Page - Samsung semiconductor K4B2G0446D-HYK0 Datasheet HTML 6Page - Samsung semiconductor K4B2G0446D-HYK0 Datasheet HTML 7Page - Samsung semiconductor K4B2G0446D-HYK0 Datasheet HTML 8Page - Samsung semiconductor K4B2G0446D-HYK0 Datasheet HTML 9Page - Samsung semiconductor K4B2G0446D-HYK0 Datasheet HTML 10Page - Samsung semiconductor K4B2G0446D-HYK0 Datasheet HTML 11Page - Samsung semiconductor K4B2G0446D-HYK0 Datasheet HTML 12Page - Samsung semiconductor K4B2G0446D-HYK0 Datasheet HTML 13Page - Samsung semiconductor Next Button
Zoom Inzoom in Zoom Outzoom out
 9 / 64 page
background image
- 9 -
datasheet
DDR3L SDRAM
Rev. 1.01
K4B2G0846D
K4B2G0446D
4. Input/Output Functional Description
[ Table 3 ] Input/Output function description
Symbol
Type
Function
CK, CK
Input
Clock: CK and CK are differential clock inputs. All address and control input signals are sampled on the crossing of
the positive edge of CK and negative edge of CK. Output (read) data is referenced to the crossings of CK and CK
CKE
Input
Clock Enable: CKE HIGH activates, and CKE Low deactivates, internal clock signals and device input buffers and
output drivers. Taking CKE Low provides Precharge Power-Down and Self Refresh operation (all banks idle), or
Active Power-Down (Row Active in any bank). CKE is asynchronous for self refresh exit. After VREFCA has become
stable during the power on and initialization sequence, it must be maintained during all operations (including Self-
Refresh). CKE must be maintained high throughout read and write accesses. Input buffers, excluding CK, CK, ODT
and CKE are disabled during power-down. Input buffers, excluding CKE, are disabled during Self -Refresh.
CS
Input
Chip Select: All commands are masked when CS is registered HIGH. CS provides for external Rank selection on
systems with multiple Ranks. CS is considered part of the command code.
ODT
Input
On Die Termination: ODT (registered HIGH) enables termination resistance internal to the DDR3 SDRAM. When
enabled, ODT is only applied to each DQ, DQS, DQS and DM/TDQS, NU/TDQS (When TDQS is enabled via Mode
Register A11=1 in MR1) signal for x8 configurations. The ODT pin will be ignored if the Mode Register (MR1) is pro-
grammed to disable ODT.
RAS, CAS, WE
Input
Command Inputs: RAS, CAS and WE (along with CS) define the command being entered.
DM
(DMU), (DML)
Input
Input Data Mask: DM is an input mask signal for write data. Input data is masked when DM is sampled HIGH coinci-
dent with that input data during a Write access. DM is sampled on both edges of DQS. For x8 device, the function of
DM or TDQS/TDQS is enabled by Mode Register A11 setting in MR1.
BA0 - BA2
Input
Bank Address Inputs: BA0 - BA2 define to which bank an Active, Read, Write or Precharge command is being
applied. Bank address also determines if the mode register or extended mode register is to be accessed during a
MRS cycle.
A0 - A14
Input
Address Inputs: Provided the row address for Active commands and the column address for Read/Write commands
to select one location out of the memory array in the respective bank. (A10/AP and A12/BC have additional functions,
see below)
The address inputs also provide the op-code during Mode Register Set commands.
A10 / AP
Input
Autoprecharge: A10 is sampled during Read/Write commands to determine whether Autoprecharge should be per-
formed to the accessed bank after the Read/Write operation. (HIGH:Autoprecharge; LOW: No Autoprecharge)
A10 is sampled during a Precharge command to determine whether the Precharge applies to one bank (A10 LOW) or
all banks (A10 HIGH). if only one bank is to be precharged, the bank is selected by bank addresses.
A12 / BC
Input
Burst Chop:A12 is sampled during Read and Write commands to determine if burst chop(on-the-fly) will be per-
formed. (HIGH : no burst chop, LOW : burst chopped). See command truth table for details
RESET
Input
Active Low Asynchronous Reset: Reset is active when RESET is LOW, and inactive when RESET is HIGH.
RESET must be HIGH during normal operation. RESET is a CMOS rail to rail signal with DC high and low at 80% and
20% of VDD, i.e.
DQ
Input/Output Data Input/ Output: Bi-directional data bus.
DQS, (DQS)
Input/Output
Data Strobe: Output with read data, input with write data. Edge-aligned with read data, centered in write data. For the
x16, DQSL: corresponds to the data on DQL0-DQL7; DQSU corresponds to the data on DQU0-DQU7. The data
strobe DQS, DQSL and DQSU are paired with differential signals DQS, DQSL and DQSU, respectively, to provide dif-
ferential pair signaling to the system during reads and writes. DDR3 SDRAM supports differential data strobe only and
does not support single-ended.
TDQS, (TDQS)Output
Termination Data Strobe: TDQS/TDQS is applicable for X8 DRAMs only. When enabled via Mode Register A11=1 in
MR1, DRAM will enable the same termination resistance function on TDQS/TDQS that is applied to DQS/DQS. When
disabled via mode register A11=0 in MR1, DM/TDQS will provide the data mask function and TDQS is not used. x4/
x16 DRAMs must disable the TDQS function via mode register A11=0 in MR1.
NC
No Connect: No internal electrical connection is present.
VDDQ
Supply
DQ Power Supply: 1.35V(1.28V~1.45V) or & 1.5V(1.425V~1.575V)
VSSQ
Supply
DQ Ground
VDD
Supply
Power Supply: 1.35V(1.28V~1.45V) or & 1.5V(1.425V~1.575V)
VSS
Supply
Ground
VREFDQ
Supply
Reference voltage for DQ
VREFCA
Supply
Reference voltage for CA
ZQ
Supply
Reference Pin for ZQ calibration
NOTE : Input only pins (BA0-BA2, A0-A14, RAS, CAS, WE, CS, CKE, ODT and RESET) do not supply termination.


Similar Part No. - K4B2G0446D-HYK0

ManufacturerPart #DatasheetDescription
logo
Samsung semiconductor
K4B2G0446B SAMSUNG-K4B2G0446B Datasheet
721Kb / 23P
   DDR3 SDRAM Memory
K4B2G0446C SAMSUNG-K4B2G0446C Datasheet
721Kb / 23P
   DDR3 SDRAM Memory
K4B2G0446E SAMSUNG-K4B2G0446E Datasheet
721Kb / 23P
   DDR3 SDRAM Memory
K4B2G0446Q-BC SAMSUNG-K4B2G0446Q-BC Datasheet
4Mb / 28P
   PRODUCT SELECTION GUIDE Displays, Memory and Storage
2H 2014
K4B2G0446Q-BYK0 SAMSUNG-K4B2G0446Q-BYK0 Datasheet
4Mb / 28P
   PRODUCT SELECTION GUIDE Displays, Memory and Storage
2H 2014
More results

Similar Description - K4B2G0446D-HYK0

ManufacturerPart #DatasheetDescription
logo
Hynix Semiconductor
H5TC2G83FFR HYNIX-H5TC2G83FFR Datasheet
426Kb / 33P
   2Gb DDR3L SDRAM
H5TC2G43BFR HYNIX-H5TC2G43BFR Datasheet
524Kb / 32P
   2Gb DDR3L SDRAM
logo
Samsung semiconductor
K4B2G1646Q SAMSUNG-K4B2G1646Q Datasheet
1Mb / 71P
   2Gb Q-die DDR3L SDRAM Only x16
logo
Hynix Semiconductor
H5TC2G43CFR HYNIX-H5TC2G43CFR Datasheet
428Kb / 32P
   2Gb DDR3L SDRAM
HMT312S6DFR6A HYNIX-HMT312S6DFR6A Datasheet
938Kb / 48P
   DDR3L SDRAM Unbuffered SODIMMs Based on 2Gb D-die
H5TC2G63FFR HYNIX-H5TC2G63FFR Datasheet
412Kb / 32P
   2Gb DDR3L SDRAM
H5TC2G43EFR HYNIX-H5TC2G43EFR Datasheet
442Kb / 33P
   2Gb DDR3L SDRAM
H5TC2G83DFR HYNIX-H5TC2G83DFR Datasheet
419Kb / 33P
   2Gb DDR3L SDRAM
H5TC2G43AFR HYNIX-H5TC2G43AFR Datasheet
511Kb / 31P
   2Gb DDR3L SDRAM
HMT325S6CFR8A HYNIX-HMT325S6CFR8A Datasheet
1Mb / 50P
   DDR3L SDRAM Unbuffered SODIMMs Based on 2Gb C-die
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com