Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.COM

X  

KM48S16030 Datasheet(PDF) 5 Page - Samsung semiconductor

Part # KM48S16030
Description  4M x 8Bit x 4 Banks Synchronous DRAM
Download  10 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  SAMSUNG [Samsung semiconductor]
Direct Link  http://www.samsung.com/Products/Semiconductor
Logo SAMSUNG - Samsung semiconductor

KM48S16030 Datasheet(HTML) 5 Page - Samsung semiconductor

  KM48S16030 Datasheet HTML 1Page - Samsung semiconductor KM48S16030 Datasheet HTML 2Page - Samsung semiconductor KM48S16030 Datasheet HTML 3Page - Samsung semiconductor KM48S16030 Datasheet HTML 4Page - Samsung semiconductor KM48S16030 Datasheet HTML 5Page - Samsung semiconductor KM48S16030 Datasheet HTML 6Page - Samsung semiconductor KM48S16030 Datasheet HTML 7Page - Samsung semiconductor KM48S16030 Datasheet HTML 8Page - Samsung semiconductor KM48S16030 Datasheet HTML 9Page - Samsung semiconductor Next Button
Zoom Inzoom in Zoom Outzoom out
 5 / 10 page
background image
KM48S16030
CMOS SDRAM
REV. 2 Mar. '98
Preliminary
AC OPERATING TEST CONDITIONS (VDD = 3.3V
± 0.3V, TA = 0 to 70°C)
Parameter
Value
Unit
Input levels (Vih/Vil)
2.4 / 0.4
V
Input timing measurement reference level
1.4
V
Input rise and fall time
tr / tf = 1 / 1
ns
Output timing measurement reference level
1.4
V
Output load condition
See Fig. 2
3.3V
1200
870
Output
50pF
VOH (DC) = 2.4V, IOH = -2mA
VOL (DC) = 0.4V, IOL = 2mA
Vtt=1.4V
50
Output
50pF
Z0=50
(Fig. 2) AC Output Load Circuit
(Fig. 1) DC Output Load Circuit
OPERATING AC PARAMETER
(AC operating conditions unless otherwise noted)
Parameter
Symbol
Version
Unit
Note
-8
-H
-L
-10
Row active to row active delay
tRRD(min)
16
20
20
20
ns
1
RAS to CAS delay
tRCD(min)
20
20
20
24
ns
1
Row precharge time
tRP(min)
20
20
20
24
ns
1
Row active time
tRAS(min)
48
50
50
50
ns
1
tRAS(max)
100
us
Row cycle time
tRC(min)
68
70
70
80
ns
1
Last data in to row precharge
tRDL(min)
8
10
10
12
ns
2
Last data in to new col. address delay
tCDL(min)
1
CLK
2
Last data in to burst stop
tBDL(min)
1
CLK
2
Col. address to col. address delay
tCCD(min)
1
CLK
3
Number of valid
output data
CAS latency=3
2
ea
4
CAS latency=2
1
1. The minimum number of clock cycles is determined by dividing the minimum time required with clock cycle time
and then rounding off to the next higher integer.
2. Minimum delay is required to complete write.
3. All parts allow every cycle column address change.
4. In case of row precharge interrupt, auto precharge and read burst stop.
Note :


Similar Part No. - KM48S16030

ManufacturerPart #DatasheetDescription
logo
Samsung semiconductor
KM48S16030A SAMSUNG-KM48S16030A Datasheet
150Kb / 11P
   128Mbit SDRAM 4M x 8Bit x 4 Banks Synchronous DRAM LVTTL
KM48S16030AT-G/F10 SAMSUNG-KM48S16030AT-G/F10 Datasheet
150Kb / 11P
   128Mbit SDRAM 4M x 8Bit x 4 Banks Synchronous DRAM LVTTL
KM48S16030AT-G/F8 SAMSUNG-KM48S16030AT-G/F8 Datasheet
150Kb / 11P
   128Mbit SDRAM 4M x 8Bit x 4 Banks Synchronous DRAM LVTTL
KM48S16030AT-G/FA SAMSUNG-KM48S16030AT-G/FA Datasheet
150Kb / 11P
   128Mbit SDRAM 4M x 8Bit x 4 Banks Synchronous DRAM LVTTL
KM48S16030AT-G/FH SAMSUNG-KM48S16030AT-G/FH Datasheet
150Kb / 11P
   128Mbit SDRAM 4M x 8Bit x 4 Banks Synchronous DRAM LVTTL
More results

Similar Description - KM48S16030

ManufacturerPart #DatasheetDescription
logo
Samsung semiconductor
K4S280832D SAMSUNG-K4S280832D Datasheet
111Kb / 11P
   128Mbit SDRAM (4M x 8Bit x 4 Banks Synchronous DRAM)
K4S280832B SAMSUNG-K4S280832B Datasheet
124Kb / 10P
   4M x 8Bit x 4 Banks Sychronous DRAM
KM48S16030A SAMSUNG-KM48S16030A Datasheet
150Kb / 11P
   128Mbit SDRAM 4M x 8Bit x 4 Banks Synchronous DRAM LVTTL
KM48S16030B SAMSUNG-KM48S16030B Datasheet
133Kb / 11P
   128Mbit SDRAM 4M x 8Bit x 4 Banks Synchronous DRAM LVTTL
K4S280832A SAMSUNG-K4S280832A Datasheet
108Kb / 10P
   128Mbit SDRAM 4M x 8Bit x 4 Banks Synchronous DRAM LVTTL
K4S280832M SAMSUNG-K4S280832M Datasheet
126Kb / 10P
   128Mbit SDRAM 4M x 8Bit x 4 Banks Synchronous DRAM LVTTL
K4S280832C SAMSUNG-K4S280832C Datasheet
112Kb / 11P
   128Mbit SDRAM 4M x 8Bit x 4 Banks Synchronous DRAM LVTTL
logo
Hynix Semiconductor
HY57V64820HG HYNIX-HY57V64820HG Datasheet
134Kb / 11P
   4 Banks x 2M x 8Bit Synchronous DRAM
HY57V56820B HYNIX-HY57V56820B Datasheet
151Kb / 12P
   4 Banks x 8M x 8Bit Synchronous DRAM
HY57V658020B HYNIX-HY57V658020B Datasheet
146Kb / 12P
   4 Banks x 2M x 8Bit Synchronous DRAM
More results


Html Pages

1 2 3 4 5 6 7 8 9 10


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com