Electronic Components Datasheet Search |
|
PC912XDP512J1MAGR Datasheet(PDF) 100 Page - Freescale Semiconductor, Inc |
|
PC912XDP512J1MAGR Datasheet(HTML) 100 Page - Freescale Semiconductor, Inc |
100 / 1348 page Chapter 2 Clocks and Reset Generator (S12CRGV6) MC9S12XDP512 Data Sheet, Rev. 2.21 100 Freescale Semiconductor The following conditions apply when the PLL is in automatic bandwidth control mode (AUTO = 1): • The TRACK bit is a read-only indicator of the mode of the filter. • The TRACK bit is set when the VCO frequency is within a certain tolerance, ∆trk, and is clear when the VCO frequency is out of a certain tolerance, ∆unt. • The LOCK bit is a read-only indicator of the locked state of the PLL. • The LOCK bit is set when the VCO frequency is within a certain tolerance, ∆Lock, and is cleared when the VCO frequency is out of a certain tolerance, ∆unl. • Interrupt requests can occur if enabled (LOCKIE = 1) when the lock condition changes, toggling the LOCK bit. The PLL can also operate in manual mode (AUTO = 0). Manual mode is used by systems that do not require an indicator of the lock condition for proper operation. Such systems typically operate well below the maximum system frequency (fsys) and require fast start-up. The following conditions apply when in manual mode: • ACQ is a writable control bit that controls the mode of the filter. Before turning on the PLL in manual mode, the ACQ bit should be asserted to configure the filter in acquisition mode. • After turning on the PLL by setting the PLLON bit software must wait a given time (tacq) before entering tracking mode (ACQ = 0). • After entering tracking mode software must wait a given time (tal) before selecting the PLLCLK as the source for system and core clocks (PLLSEL = 1). 2.4.1.2 System Clocks Generator Figure 2-17. System Clocks Generator OSCILLATOR PHASE LOCK LOOP EXTAL XTAL SYSCLK RTI OSCCLK PLLCLK CLOCK PHASE GENERATOR BUS CLOCK CLOCK MONITOR 1 0 PLLSEL or SCM ÷2 CORE CLOCK COP OSCILLATOR = CLOCK GATE GATING CONDITION WAIT(RTIWAI), STOP(PSTP,PRE), RTI ENABLE WAIT(COPWAI), STOP(PSTP,PCE), COP ENABLE STOP 1 0 SCM CLOCK STOP |
Similar Part No. - PC912XDP512J1MAGR |
|
Similar Description - PC912XDP512J1MAGR |
|
|
Link URL |
Privacy Policy |
ALLDATASHEET.COM |
Does ALLDATASHEET help your business so far? [ DONATE ] |
About Alldatasheet | Advertisement | Datasheet Upload | Contact us | Privacy Policy | Link Exchange | Manufacturer List All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |