Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.COM

X  

OPA4141AID Datasheet(PDF) 3 Page - Texas Instruments

Click here to check the latest version.
Part # OPA4141AID
Description  Single-Supply, 10MHz, Rail-to-Rail Output, Low-Noise, JFET Amplifier
Download  23 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  TI [Texas Instruments]
Direct Link  http://www.ti.com
Logo TI - Texas Instruments

OPA4141AID Datasheet(HTML) 3 Page - Texas Instruments

  OPA4141AID Datasheet HTML 1Page - Texas Instruments OPA4141AID Datasheet HTML 2Page - Texas Instruments OPA4141AID Datasheet HTML 3Page - Texas Instruments OPA4141AID Datasheet HTML 4Page - Texas Instruments OPA4141AID Datasheet HTML 5Page - Texas Instruments OPA4141AID Datasheet HTML 6Page - Texas Instruments OPA4141AID Datasheet HTML 7Page - Texas Instruments OPA4141AID Datasheet HTML 8Page - Texas Instruments OPA4141AID Datasheet HTML 9Page - Texas Instruments Next Button
Zoom Inzoom in Zoom Outzoom out
 3 / 23 page
background image
OPA141
OPA2141
OPA4141
www.ti.com
SBOS510B – MARCH 2010 – REVISED MAY 2010
THERMAL INFORMATION
OPA141,
OPA141,
OPA2141
OPA2141
THERMAL METRIC
UNITS
D (SO)
DGK (MSOP)(1)
8
8
qJA
Junction-to-ambient thermal resistance(2)
160
180
qJC(top)
Junction-to-case(top) thermal resistance(3)
75
55
qJB
Junction-to-board thermal resistance(4)
60
130
°C/W
yJT
Junction-to-top characterization parameter(5)
9
n/a
yJB
Junction-to-board characterization parameter(6)
50
120
qJC(bottom)
Junction-to-case(bottom) thermal resistance(7)
n/a
n/a
(1)
For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.
(2)
The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as
specified in JESD51-7, in an environment described in JESD51-2a.
(3)
The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific
JEDEC-standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.
(4)
The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB
temperature, as described in JESD51-8.
(5)
The junction-to-top characterization parameter, yJT, estimates the junction temperature of a device in a real system and is extracted
from the simulation data for obtaining qJA, using a procedure described in JESD51-2a (sections 6 and 7).
(6)
The junction-to-board characterization parameter, yJB, estimates the junction temperature of a device in a real system and is extracted
from the simulation data for obtaining qJA , using a procedure described in JESD51-2a (sections 6 and 7).
(7)
The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific
JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.
THERMAL INFORMATION
OPA4141
OPA4141
THERMAL METRIC
D (SO)
PW (TSSOP)(1)
UNITS
14
14
qJA
Junction-to-ambient thermal resistance(2)
97
135
qJC(top)
Junction-to-case(top) thermal resistance(3)
56
45
qJB
Junction-to-board thermal resistance(4)
53
66
°C/W
yJT
Junction-to-top characterization parameter(5)
19
n/a
yJB
Junction-to-board characterization parameter(6)
46
60
qJC(bottom)
Junction-to-case(bottom) thermal resistance(7)
n/a
n/a
(1)
For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.
(2)
The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as
specified in JESD51-7, in an environment described in JESD51-2a.
(3)
The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific
JEDEC-standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.
(4)
The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB
temperature, as described in JESD51-8.
(5)
The junction-to-top characterization parameter, yJT, estimates the junction temperature of a device in a real system and is extracted
from the simulation data for obtaining qJA, using a procedure described in JESD51-2a (sections 6 and 7).
(6)
The junction-to-board characterization parameter, yJB, estimates the junction temperature of a device in a real system and is extracted
from the simulation data for obtaining qJA , using a procedure described in JESD51-2a (sections 6 and 7).
(7)
The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific
JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.
Copyright © 2010, Texas Instruments Incorporated
3
Product Folder Link(s): OPA141 OPA2141 OPA4141


Similar Part No. - OPA4141AID

ManufacturerPart #DatasheetDescription
logo
Texas Instruments
OPA4141AID TI-OPA4141AID Datasheet
915Kb / 25P
[Old version datasheet]   Single-Supply, 10MHz, Rail-to-Rail Output,Low-Noise, JFET Amplifier
OPA4141AIDR TI-OPA4141AIDR Datasheet
915Kb / 25P
[Old version datasheet]   Single-Supply, 10MHz, Rail-to-Rail Output,Low-Noise, JFET Amplifier
More results

Similar Description - OPA4141AID

ManufacturerPart #DatasheetDescription
logo
Texas Instruments
OPA141 TI-OPA141_1 Datasheet
915Kb / 25P
[Old version datasheet]   Single-Supply, 10MHz, Rail-to-Rail Output,Low-Noise, JFET Amplifier
OPA141 TI-OPA141_15 Datasheet
1Mb / 30P
[Old version datasheet]   Single-Supply, 10MHz, Rail-to-Rail Output,Low-Noise, JFET Amplifier
logo
Analog Devices
ADA4610S AD-ADA4610S Datasheet
847Kb / 18P
   Low Noise, Precision, Rail to Rail Output, JFET Dual Operational Amplifier
REV. A
AD8641 AD-AD8641 Datasheet
327Kb / 12P
   Low Power, Rail-to-Rail Output Precision JFET Amplifier
REV. 0
AD8641 AD-AD8641_05 Datasheet
383Kb / 16P
   Low Power, Rail-to-Rail Output Precision JFET Amplifier
REV. B
logo
New Japan Radio
NJU7009 NJRC-NJU7009 Datasheet
507Kb / 12P
   Low Noise, Rail-to-Rail Output Single CMOS Operational Amplifier
Ver.2009-03-04
logo
Texas Instruments
OPA145 TI1-OPA145_18 Datasheet
1Mb / 39P
[Old version datasheet]   High-Precision, Low-Noise, Rail-to-Rail Output, 5.5-MHz JFET Operational Amplifier
OPA145_1807 TI1-OPA145_1807 Datasheet
2Mb / 44P
[Old version datasheet]   High-Precision, Low-Noise, Rail-to-Rail Output, 5.5-MHz JFET Operational Amplifier
logo
Analog Devices
ADA4001-2 AD-ADA4001-2_16 Datasheet
403Kb / 13P
   Low Noise, Low Input Bias Current, Rail-to-Rail Output, JFET Dual Operational Amplifier
ADA4610-1 AD-ADA4610-1_16 Datasheet
750Kb / 25P
   Low Noise, Precision, Rail-to-Rail Output, JFET Single/Dual/Quad Op Amps
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com