Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.COM

X  

CY14B101LA-ZS25XIT Datasheet(PDF) 10 Page - Cypress Semiconductor

Part # CY14B101LA-ZS25XIT
Description  1 Mbit (128K x 8) nvSRAM
Download  19 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  CYPRESS [Cypress Semiconductor]
Direct Link  http://www.cypress.com
Logo CYPRESS - Cypress Semiconductor

CY14B101LA-ZS25XIT Datasheet(HTML) 10 Page - Cypress Semiconductor

Back Button CY14B101LA-ZS25XIT Datasheet HTML 6Page - Cypress Semiconductor CY14B101LA-ZS25XIT Datasheet HTML 7Page - Cypress Semiconductor CY14B101LA-ZS25XIT Datasheet HTML 8Page - Cypress Semiconductor CY14B101LA-ZS25XIT Datasheet HTML 9Page - Cypress Semiconductor CY14B101LA-ZS25XIT Datasheet HTML 10Page - Cypress Semiconductor CY14B101LA-ZS25XIT Datasheet HTML 11Page - Cypress Semiconductor CY14B101LA-ZS25XIT Datasheet HTML 12Page - Cypress Semiconductor CY14B101LA-ZS25XIT Datasheet HTML 13Page - Cypress Semiconductor CY14B101LA-ZS25XIT Datasheet HTML 14Page - Cypress Semiconductor Next Button
Zoom Inzoom in Zoom Outzoom out
 10 / 19 page
background image
CY14E101LA
Document #: 001-42916 Rev. *B
Page 10 of 19
AC Switching Characteristics
Parameters
Description
25 ns
45 ns
Unit
Cypress
Parameters
Alt
Parameters
Min
Max
Min
Max
SRAM Read Cycle
tACE
tACS
Chip Enable Access Time
25
45
ns
tRC
[10]
tRC
Read Cycle Time
25
45
ns
tAA
[11]
tAA
Address Access Time
25
45
ns
tDOE
tOE
Output Enable to Data Valid
12
20
ns
tOHA
[11]
tOH
Output Hold After Address Change
3
3
ns
tLZCE
[9, 12]
tLZ
Chip Enable to Output Active
3
3
ns
tHZCE
[9, 12]
tHZ
Chip Disable to Output Inactive
10
15
ns
tLZOE
[9, 12]
tOLZ
Output Enable to Output Active
0
0
ns
tHZOE
[9, 12]
tOHZ
Output Disable to Output Inactive
10
15
ns
tPU
[9]
tPA
Chip Enable to Power Active
0
0
ns
tPD
[9]
tPS
Chip Disable to Power Standby
25
45
ns
SRAM Write Cycle
tWC
tWC
Write Cycle Time
25
45
ns
tPWE
tWP
Write Pulse Width
20
30
ns
tSCE
tCW
Chip Enable To End of Write
20
30
ns
tSD
tDW
Data Setup to End of Write
10
15
ns
tHD
tDH
Data Hold After End of Write
0
0
ns
tAW
tAW
Address Setup to End of Write
20
30
ns
tSA
tAS
Address Setup to Start of Write
0
0
ns
tHA
tWR
Address Hold After End of Write
0
0
ns
tHZWE
[9, 12,13]
tWZ
Write Enable to Output Disable
10
15
ns
tLZWE
[9, 12]
tOW
Output Active after End of Write
3
3
ns
Switching Waveforms
Figure 4. SRAM Read Cycle #1: Address Controlled [10, 11, 14]
Address
Data Output
Address Valid
Previous Data Valid
Output Data Valid
t
RC
t
AA
t
OHA
Notes
10. WE must be HIGH during SRAM read cycles.
11. Device is continuously selected with CE and OE LOW.
12. Measured ±200 mV from steady state output voltage.
13. If WE is low when CE goes low, the outputs remain in the high impedance state.
14. HSB must remain HIGH during Read and Write cycles.
[+] Feedback


Similar Part No. - CY14B101LA-ZS25XIT

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CY14B101LA-ZS25XIT CYPRESS-CY14B101LA-ZS25XIT Datasheet
810Kb / 24P
   1 Mbit (128K x 8/64K x 16) nvSRAM
CY14B101LA-ZS25XIT CYPRESS-CY14B101LA-ZS25XIT Datasheet
1Mb / 28P
   1 Mbit (128K x 8/64K x 16) nvSRAM
CY14B101LA-ZS25XIT CYPRESS-CY14B101LA-ZS25XIT Datasheet
725Kb / 29P
   1-Mbit (128 K 횞 8/64 K 횞 16) nvSRAM
More results

Similar Description - CY14B101LA-ZS25XIT

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CY14B101L CYPRESS-CY14B101L_09 Datasheet
550Kb / 18P
   1 Mbit (128K x 8) nvSRAM
CY14B101L CYPRESS-CY14B101L Datasheet
1Mb / 18P
   1-Mbit (128K x 8) nvSRAM
CY14B101Q1 CYPRESS-CY14B101Q1_10 Datasheet
914Kb / 24P
   1 Mbit (128K x 8) Serial SPI nvSRAM
CY14B101Q1 CYPRESS-CY14B101Q1 Datasheet
1Mb / 22P
   1 Mbit (128K x 8) Serial SPI nvSRAM
CY14B101LA CYPRESS-CY14B101LA Datasheet
810Kb / 24P
   1 Mbit (128K x 8/64K x 16) nvSRAM
CY14B101LA_1107 CYPRESS-CY14B101LA_1107 Datasheet
1Mb / 28P
   1 Mbit (128K x 8/64K x 16) nvSRAM
CY14B101K CYPRESS-CY14B101K_09 Datasheet
796Kb / 28P
   1 Mbit (128K x 8) nvSRAM With Real Time Clock
CY14B101K_0711 CYPRESS-CY14B101K_0711 Datasheet
717Kb / 24P
   1 Mbit (128K x 8) nvSRAM With Real Time Clock
CY14B101K CYPRESS-CY14B101K Datasheet
1Mb / 24P
   1 Mbit (128K x 8) nvSRAM With Real-Time Clock
CY14E102L CYPRESS-CY14E102L Datasheet
634Kb / 21P
   2-Mbit (256K x 8/128K x 16) nvSRAM
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com