Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.COM

X  

MT42C4256CZ-12/IT Datasheet(PDF) 8 Page - Austin Semiconductor

Part # MT42C4256CZ-12/IT
Description  256K X 4 VRAM 256K x 4 DRAM with 512K x 4 SAM
Download  57 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  AUSTIN [Austin Semiconductor]
Direct Link  http://www.austinsemiconductor.com
Logo AUSTIN - Austin Semiconductor

MT42C4256CZ-12/IT Datasheet(HTML) 8 Page - Austin Semiconductor

Back Button MT42C4256CZ-12/IT Datasheet HTML 4Page - Austin Semiconductor MT42C4256CZ-12/IT Datasheet HTML 5Page - Austin Semiconductor MT42C4256CZ-12/IT Datasheet HTML 6Page - Austin Semiconductor MT42C4256CZ-12/IT Datasheet HTML 7Page - Austin Semiconductor MT42C4256CZ-12/IT Datasheet HTML 8Page - Austin Semiconductor MT42C4256CZ-12/IT Datasheet HTML 9Page - Austin Semiconductor MT42C4256CZ-12/IT Datasheet HTML 10Page - Austin Semiconductor MT42C4256CZ-12/IT Datasheet HTML 11Page - Austin Semiconductor MT42C4256CZ-12/IT Datasheet HTML 12Page - Austin Semiconductor Next Button
Zoom Inzoom in Zoom Outzoom out
 8 / 57 page
background image
VRAM
VRAM
VRAM
VRAM
VRAM
SMJ44C251B
MT42C4256
Austin Semiconductor, Inc.
SMJ44C251B/MT42C4256
Rev. 0.1 12/03
Austin Semiconductor, Inc. reserves the right to change products or specifications without notice.
8
RAS\-ONLY REFRESH (continued)
all bits in each row to be refreshed. CAS\ can remain high
(inactive) for this refresh sequence to conserve power.
CAS\-BEFORE-RAS\ (CBR) REFRESH
CBR refresh is accomplished by bringing CAS\ low earlier
than RAS\. The external row address is ignored and the refresh
row address is generated internally when using CBR refresh.
Other cycles can be performed in between CBR cycles without
disturbing the internal address generation.
HIDDEN REFRESH
A hidden refresh is accomplished by holding CAS\ low in
the DRAM-read cycle and cycling RAS\. The output data of
the DRAM-read cycle remains valid while the refresh is being
carried out. Like the CBR refresh, the refreshed row addresses
are generated internally during the hidden refresh.
WRITE-PER-BIT
The write-per-bit feature allows masking of any
combination of the four DQs on any write cycle (see Figure 1).
The write-per-bit operation is invoked only when W\ is held
low on the falling edge of RAS\. If W\ is held high on the falling
edge of RAS\, write-per-bit is not enabled and the write
operation is performed to all four DQs. The SMJ44C251B/
MT42C4256 offers two write-per-bit modes: the nonpersistent
write-per-bit mode and the persistent write-per-bit mode.
NONPERSISTENT WRITE-PER-BIT
When DSF is low on the falling edge of RAS\, the write
mask is reloaded. A 4-bit code (the write-per-bit mask) is input
to the device via the random DQ terminals and latched on the
falling edge of RAS\. The write-per-bit mask selects which of
the four random I/Os are written and which are not. After RAS\
has latched the on-chip write-per-bit mask, input data is driven
onto the DQ terminals and is latched on the later falling edge of
CAS\ or W\. When a data low is strobed into a particular I/O on
the falling edge of RAS\, data is not written to that I/O. When
a data high is strobed into a particular I/O on the falling edge of
RAS\, data is written to that I/O.
PERSISTENT WRITE-PER-BIT
When DSF is high on the falling edge of RAS\, the write-
per-bit mask is not reloaded: it retains the value stored during
the last write-per-bit mask reload. This mode of operation is
known as persistent write-per-bit because the write-per-bit mask
is persistent over an arbitrary number of write cycles. The write-
per-bit mask reload can be done during the nonpersistent write-
per-bit cycle or by the mask-register-load cycle.
BLOCK WRITE
The block-write mode allows data (present in an on-chip
color register) to be written into four consecutive
column-address locations. The 4-bit color register is loaded by
the color-register-load cycle. Both write-per-bit modes can be
applied in the block-write cycle. The block-write mode also
offers the 4 × 4 column-mask capability.
LOAD COLOR REGISTER
The load-color-register cycle is performed using normal
DRAM write-cycle timing except that DSF is held high on the
falling edges of RAS\ and CAS\. A 4-bit code is input to the
color register via the random I/O terminals and latched on the
later of the falling edge of CAS\ or W\. After the color register is
loaded, it retains data until power is lost or until another load-
color-register cycle is executed.
BLOCK WRITE CYCLE
After the color register is loaded, the block-write cycle can
begin as a normal DRAM write cycle with DSF held high on the
falling edge of CAS\ (see Figures 2, 3, and 4). When the block-
write cycle is invoked, each data bit in the 4-bit color register is
written to selected bits of the four adjacent columns of the
corresponding random I/O.
During block-write cycles, only the seven most significant
column addresses (A2–A8) are latched on the falling edge of
CAS\. The two least significant addresses (A0–A1) are replaced
by four DQ bits (DQ0–DQ3), which are also latched on the later
of the falling edge of CAS\ or W\. These four bits are used as a
column mask, and they indicate which of the four
column-address locations addressed by A2–A8 are written with
the contents of the color register during the block-write cycle.
DQ0 enables a write to column-address A1 = 0 (low), A0 = 0
(low); DQ1 enables a write to column-address A1 = 0 (low),
A0 = 1 (high); DQ2 enables a write to column-address A1 = 1
(high), A0 = 0 (low); DQ3 enables a write to column-address A1
= 1 (high), A0 = 1 (high). A high logic level enables a write, and
a low logic level disables the write. A maximum of 16 bits (4 × 4)
can be written to memory during each CAS\ cycle in the block-
write mode.


Similar Part No. - MT42C4256CZ-12/IT

ManufacturerPart #DatasheetDescription
logo
Marktech Corporate
MT4218-HR MARKTECH-MT4218-HR Datasheet
35Kb / 1P
   Marktech Standard 5mm White Diff. & Water Clear LEDs
MT4233-O MARKTECH-MT4233-O Datasheet
38Kb / 1P
   Marktech Standard 10mm LEDs
More results

Similar Description - MT42C4256CZ-12/IT

ManufacturerPart #DatasheetDescription
logo
Austin Semiconductor
AS4C4256883C AUSTIN-AS4C4256883C Datasheet
7Mb / 11P
   256K x 4 DRAM
logo
Hynix Semiconductor
HY534256A HYNIX-HY534256A Datasheet
755Kb / 15P
   256K x 4-bit CMOS DRAM
logo
Cypress Semiconductor
CY14B104L CYPRESS-CY14B104L_08 Datasheet
664Kb / 22P
   4-Mbit (512K x 8/256K x 16) nvSRAM
CY14B104L CYPRESS-CY14B104L_09 Datasheet
797Kb / 25P
   4 Mbit (512K x 8/256K x 16) nvSRAM
CY14E104L CYPRESS-CY14E104L Datasheet
649Kb / 22P
   4 Mbit (512K x 8/256K x 16) nvSRAM
CY14B104L CYPRESS-CY14B104L Datasheet
415Kb / 21P
   4-Mbit (512K x 8/256K x 16) nvSRAM
CY14B104LA CYPRESS-CY14B104LA Datasheet
863Kb / 23P
   4 Mbit (512K x 8/256K x 16) nvSRAM
CY7C106B CYPRESS-CY7C106B Datasheet
161Kb / 10P
   256K x 4 Static RAM
logo
ATMEL Corporation
AT27C400 ATMEL-AT27C400 Datasheet
184Kb / 10P
   4-Megabit 256K x 16 or 512K x 8 OTP EPROM
logo
Cypress Semiconductor
CY7C106BN CYPRESS-CY7C106BN_06 Datasheet
349Kb / 8P
   256K x 4 Static RAM
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com