Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.COM

X  

CYV15G0403DXB-BGI Datasheet(PDF) 10 Page - Cypress Semiconductor

Part # CYV15G0403DXB-BGI
Description  Independent Clock Quad HOTLink II Transceiver
Download  45 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  CYPRESS [Cypress Semiconductor]
Direct Link  http://www.cypress.com
Logo CYPRESS - Cypress Semiconductor

CYV15G0403DXB-BGI Datasheet(HTML) 10 Page - Cypress Semiconductor

Back Button CYV15G0403DXB-BGI Datasheet HTML 6Page - Cypress Semiconductor CYV15G0403DXB-BGI Datasheet HTML 7Page - Cypress Semiconductor CYV15G0403DXB-BGI Datasheet HTML 8Page - Cypress Semiconductor CYV15G0403DXB-BGI Datasheet HTML 9Page - Cypress Semiconductor CYV15G0403DXB-BGI Datasheet HTML 10Page - Cypress Semiconductor CYV15G0403DXB-BGI Datasheet HTML 11Page - Cypress Semiconductor CYV15G0403DXB-BGI Datasheet HTML 12Page - Cypress Semiconductor CYV15G0403DXB-BGI Datasheet HTML 13Page - Cypress Semiconductor CYV15G0403DXB-BGI Datasheet HTML 14Page - Cypress Semiconductor Next Button
Zoom Inzoom in Zoom Outzoom out
 10 / 45 page
background image
CYP15G0403DXB
CYV15G0403DXB
CYW15G0403DXB
Document #: 38-02065 Rev. *F
Page 10 of 45
Device Control Signals
RESET
LVTTL Input,
asynchronous,
internal pull-up
Asynchronous Device Reset. RESET initializes all state machines, counters, and
configuration latches in the device to a known state. RESET must be asserted LOW
for a minimum pulse width. When the reset is removed, all state machines, counters
and configuration latches are at an initial state. As per the JTAG specifications the
device RESET cannot reset the JTAG controller. Therefore, the JTAG controller has
to be reset separately. Refer to “JTAG Support” on page 24 for the methods to reset
the JTAG state machine. See Table 9 on page 20 for the initialize values of the device
configuration latches.
LDTDEN
LVTTL Input,
internal pull-up
Level Detect Transition Density Enable. When LDTDEN is HIGH, the Signal Level
Detector, Range Controller, and Transition Density Detector are all enabled to
determine if the RXPLL tracks REFCLKx± or the selected input serial data stream. If
the Signal Level Detector, Range Controller, or Transition Density Detector are out of
their respective limits while LDTDEN is HIGH, the RXPLL locks to REFCLK± until
such a time they become valid. The (SDASEL[A..D][1:0]) are used to configure the
trip level of the Signal Level Detector. The Transition Density Detector limit is one
transition in every 60 consecutive bits. When LDTDEN is LOW, only the Range
Controller is used to determine if the RXPLL tracks REFCLKx± or the selected input
serial data stream. For the cases when RXCKSELx = 0 (recovered clock), it is recom-
mended to set LDTDEN = HIGH.
ULCA
ULCB
ULCC
ULCD
LVTTL Input,
internal pull-up
Use Local Clock. When ULCx is LOW, the RXPLL is forced to lock to REFCLKx±
instead of the received serial data stream. While ULCx is LOW, the LFIx for the
associated channel is LOW indicating a link fault.
When ULCx is HIGH, the RXPLL performs Clock and Data Recovery functions on the
input data streams. This function is used in applications in which a stable RXCLKx±
is needed. In cases when there is an absence of valid data transitions for a long period
of time, or the high-gain differential serial inputs (INx±) are left floating, there may be
brief frequency excursions of the RXCLKx± outputs from REFCLKx±.
SPDSELA
SPDSELB
SPDSELC
SPDSELD
3-Level Select[4]
static control input
Serial Rate Select. The SPDSELx inputs specify the operating signaling-rate range
of each channel’s transmit and receive PLL.
LOW = 195 – 400 MBaud
MID = 400 – 800 MBaud
HIGH = 800 – 1500 MBaud (800–1540 MBaud for CYW15G0403DXB)
INSELA
INSELB
INSELC
INSELD
LVTTL Input,
asynchronous
Receive Input Selector. The INSELx input determines which external serial bit
stream is passed to the receiver’s Clock and Data Recovery circuit. When INSELx is
HIGH, the Primary Differential Serial Data Input, INx1±, is selected for the associated
receive channel. When INSELx is LOW, the Secondary Differential Serial Data Input,
INx2±, is selected for the associated receive channel.
LPENA
LPENB
LPENC
LPEND
LVTTL Input,
asynchronous,
internal pull-down
Loop-Back-Enable. The LPENx input enables the internal serial loop-back for the
associated channel. When LPENx is HIGH, the transmit serial data from the
associated channel is internally routed to the associated receive Clock and Data
Recovery (CDR) circuit. All enabled serial drivers on the channel are forced to differ-
ential logic-1, and the serial data inputs are ignored. When LPENx is LOW, the internal
serial loop-back function is disabled.
Pin Descriptions (continued)
CYP(V)(W)15G0403DXB Quad HOTLink II Transceiver
Name
I/O Characteristics Signal Description
Note
4. 3-Level Select inputs are used for static configuration. These are ternary inputs that make use of logic levels of LOW, MID, and HIGH. The LOW level is usually
implemented by direct connection to VSS (ground). The HIGH level is usually implemented by direct connection to VCC (power). The MID level is usually
implemented by not connecting the input (left floating), which allows it to self bias to the proper level.
[+] Feedback


Similar Part No. - CYV15G0403DXB-BGI

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CYV15G0403DXB-BGI CYPRESS-CYV15G0403DXB-BGI Datasheet
2Mb / 43P
   Independent Clock Quad HOTLink II-TM Transceiver
CYV15G0403DXB-BGI CYPRESS-CYV15G0403DXB-BGI Datasheet
1Mb / 45P
   Independent Clock Quad HOTLink II??Transceiver
More results

Similar Description - CYV15G0403DXB-BGI

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CYP15G0403DXB CYPRESS-CYP15G0403DXB_07 Datasheet
1Mb / 45P
   Independent Clock Quad HOTLink II??Transceiver
CYP15G0403DXB CYPRESS-CYP15G0403DXB Datasheet
2Mb / 43P
   Independent Clock Quad HOTLink II-TM Transceiver
CYV15G0404DXB CYPRESS-CYV15G0404DXB Datasheet
809Kb / 43P
   Independent Clock Quad HOTLink II??Transceiver with Reclocker
CYV15G0404DXB CYPRESS-CYV15G0404DXB_07 Datasheet
1Mb / 44P
   Independent Clock Quad HOTLink II??Transceiver with Reclocker
CYV15G0403TB CYPRESS-CYV15G0403TB Datasheet
686Kb / 21P
   Independent Clock Quad HOTLink II??Serializer
CYV15G0403TB CYPRESS-CYV15G0403TB_09 Datasheet
684Kb / 21P
   Independent Clock Quad HOTLink II Serializer
CYP15G0403DXB CYPRESS-CYP15G0403DXB_11 Datasheet
605Kb / 48P
   Independent Clock Quad HOTLink II Transceiver Single 3.3V supply
CYV15G0404RB CYPRESS-CYV15G0404RB_07 Datasheet
452Kb / 27P
   Independent Clock Quad HOTLink II??Deserializing Reclocker
CYV15G0203TB CYPRESS-CYV15G0203TB_07 Datasheet
676Kb / 20P
   Independent Clock Dual HOTLink II??Serializer
CYV15G0203TB CYPRESS-CYV15G0203TB_09 Datasheet
649Kb / 20P
   Independent Clock Dual HOTLink II Serializer
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com