Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.COM

X  

CY14B101L-SP25XIT Datasheet(PDF) 4 Page - Cypress Semiconductor

Part # CY14B101L-SP25XIT
Description  1 Mbit (128K x 8) nvSRAM
Download  18 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  CYPRESS [Cypress Semiconductor]
Direct Link  http://www.cypress.com
Logo CYPRESS - Cypress Semiconductor

CY14B101L-SP25XIT Datasheet(HTML) 4 Page - Cypress Semiconductor

  CY14B101L-SP25XIT Datasheet HTML 1Page - Cypress Semiconductor CY14B101L-SP25XIT Datasheet HTML 2Page - Cypress Semiconductor CY14B101L-SP25XIT Datasheet HTML 3Page - Cypress Semiconductor CY14B101L-SP25XIT Datasheet HTML 4Page - Cypress Semiconductor CY14B101L-SP25XIT Datasheet HTML 5Page - Cypress Semiconductor CY14B101L-SP25XIT Datasheet HTML 6Page - Cypress Semiconductor CY14B101L-SP25XIT Datasheet HTML 7Page - Cypress Semiconductor CY14B101L-SP25XIT Datasheet HTML 8Page - Cypress Semiconductor CY14B101L-SP25XIT Datasheet HTML 9Page - Cypress Semiconductor Next Button
Zoom Inzoom in Zoom Outzoom out
 4 / 18 page
background image
CY14B101L
Document Number: 001-06400 Rev. *J
Page 4 of 18
Hardware RECALL (Power Up)
During power up or after any low power condition (VCC <
VSWITCH), an internal RECALL request is latched. When VCC
once again exceeds the sense voltage of VSWITCH, a RECALL
cycle is automatically initiated and takes tHRECALL to complete.
Software STORE
Data is transferred from the SRAM to the nonvolatile memory by
a software address sequence. The CY14B101L software
STORE cycle is initiated by executing sequential CE controlled
READ cycles from six specific address locations in exact order.
During the STORE cycle, an erase of the previous nonvolatile
data is first performed followed by a program of the nonvolatile
elements. When a STORE cycle is initiated, input and output are
disabled until the cycle is completed.
Because a sequence of READs from specific addresses is used
for STORE initiation, it is important that no other READ or WRITE
accesses intervene in the sequence. If they intervene, the
sequence is aborted and no STORE or RECALL takes place.
To initiate the software STORE cycle, the following READ
sequence is performed:
1. Read address 0x4E38, Valid READ
2. Read address 0xB1C7, Valid READ
3. Read address 0x83E0, Valid READ
4. Read address 0x7C1F, Valid READ
5. Read address 0x703F, Valid READ
6. Read address 0x8FC0, Initiate STORE cycle
The software sequence is clocked with CE controlled READs or
OE controlled READs. When the sixth address in the sequence
is entered, the STORE cycle commences and the chip is
disabled. It is important that READ cycles and not WRITE cycles
are used in the sequence. It is not necessary that OE is LOW for
a valid sequence. After the tSTORE cycle time is fulfilled, the
SRAM is again activated for READ and WRITE operation.
Software RECALL
Data is transferred from the nonvolatile memory to the SRAM by
a software address sequence. A software RECALL cycle is
initiated with a sequence of READ operations in a manner similar
to the software STORE initiation. To initiate the RECALL cycle,
the following sequence of CE controlled READ operations is
performed:
1. Read address 0x4E38, Valid READ
2. Read address 0xB1C7, Valid READ
3. Read address 0x83E0, Valid READ
4. Read address 0x7C1F, Valid READ
5. Read address 0x703F, Valid READ
6. Read address 0x4C63, Initiate RECALL cycle
Internally, RECALL is a two step procedure. First, the SRAM data
is cleared, and then the nonvolatile information is transferred into
the SRAM cells. After the tRECALL cycle time, the SRAM is once
again ready for READ and WRITE operations. The RECALL
operation does not alter the data in the nonvolatile elements. The
nonvolatile data can be recalled an unlimited number of times.
Data Protection
The CY14B101L protects data from corruption during low
voltage conditions by inhibiting all externally initiated STORE
and WRITE operations. The low voltage condition is detected
when VCC is less than VSWITCH.
If the CY14B101L is in a WRITE mode (both CE and WE are low)
at power up after a RECALL or after a STORE, the WRITE is
inhibited until a negative transition on CE or WE is detected. This
protects against inadvertent writes during power up or brown out
conditions.
Noise Considerations
The CY14B101L is a high speed memory. It must have a high
frequency bypass capacitor of approximately 0.1 µF connected
between VCC and VSS, using leads and traces that are as short
as possible. As with all high speed CMOS ICs, careful routing of
power, ground, and signals reduce circuit noise.
Low Average Active Power
CMOS technology provides the CY14B101L the benefit of
drawing significantly less current when it is cycled at times longer
than 50 ns. Figure 3 shows the relationship between ICC and
READ or WRITE cycle time. Worst case current consumption is
shown for both CMOS and TTL input levels (commercial temper-
ature range, VCC = 3.6V, 100% duty cycle on chip enable). Only
standby current is drawn when the chip is disabled. The overall
average current drawn by the CY14B101L depends on the
following items:
The duty cycle of chip enable
The overall cycle rate for accesses
The ratio of READs to WRITEs
CMOS versus TTL input levels
The operating temperature
The VCC level
IO loading
Figure 3. Current Versus Cycle Time
[+] Feedback


Similar Part No. - CY14B101L-SP25XIT

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CY14B101L-SP25XCT CYPRESS-CY14B101L-SP25XCT Datasheet
1Mb / 18P
   1-Mbit (128K x 8) nvSRAM
More results

Similar Description - CY14B101L-SP25XIT

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CY14E101LA CYPRESS-CY14E101LA Datasheet
602Kb / 19P
   1 Mbit (128K x 8) nvSRAM
CY14B101L CYPRESS-CY14B101L Datasheet
1Mb / 18P
   1-Mbit (128K x 8) nvSRAM
CY14B101Q1 CYPRESS-CY14B101Q1_10 Datasheet
914Kb / 24P
   1 Mbit (128K x 8) Serial SPI nvSRAM
CY14B101Q1 CYPRESS-CY14B101Q1 Datasheet
1Mb / 22P
   1 Mbit (128K x 8) Serial SPI nvSRAM
CY14B101LA CYPRESS-CY14B101LA Datasheet
810Kb / 24P
   1 Mbit (128K x 8/64K x 16) nvSRAM
CY14B101LA_1107 CYPRESS-CY14B101LA_1107 Datasheet
1Mb / 28P
   1 Mbit (128K x 8/64K x 16) nvSRAM
CY14B101K CYPRESS-CY14B101K_09 Datasheet
796Kb / 28P
   1 Mbit (128K x 8) nvSRAM With Real Time Clock
CY14B101K_0711 CYPRESS-CY14B101K_0711 Datasheet
717Kb / 24P
   1 Mbit (128K x 8) nvSRAM With Real Time Clock
CY14B101K CYPRESS-CY14B101K Datasheet
1Mb / 24P
   1 Mbit (128K x 8) nvSRAM With Real-Time Clock
CY14E102L CYPRESS-CY14E102L Datasheet
634Kb / 21P
   2-Mbit (256K x 8/128K x 16) nvSRAM
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com