Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.COM

X  

CY7C1561KV18-550BZXC Datasheet(PDF) 10 Page - Cypress Semiconductor

Part # CY7C1561KV18-550BZXC
Description  72-Mbit QDR-II SRAM 4-Word Burst Architecture
Download  28 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  CYPRESS [Cypress Semiconductor]
Direct Link  http://www.cypress.com
Logo CYPRESS - Cypress Semiconductor

CY7C1561KV18-550BZXC Datasheet(HTML) 10 Page - Cypress Semiconductor

Back Button CY7C1561KV18-550BZXC Datasheet HTML 6Page - Cypress Semiconductor CY7C1561KV18-550BZXC Datasheet HTML 7Page - Cypress Semiconductor CY7C1561KV18-550BZXC Datasheet HTML 8Page - Cypress Semiconductor CY7C1561KV18-550BZXC Datasheet HTML 9Page - Cypress Semiconductor CY7C1561KV18-550BZXC Datasheet HTML 10Page - Cypress Semiconductor CY7C1561KV18-550BZXC Datasheet HTML 11Page - Cypress Semiconductor CY7C1561KV18-550BZXC Datasheet HTML 12Page - Cypress Semiconductor CY7C1561KV18-550BZXC Datasheet HTML 13Page - Cypress Semiconductor CY7C1561KV18-550BZXC Datasheet HTML 14Page - Cypress Semiconductor Next Button
Zoom Inzoom in Zoom Outzoom out
 10 / 28 page
background image
PRELIMINARY
CY7C1561KV18, CY7C1576KV18
CY7C1563KV18, CY7C1565KV18
Document Number: 001-15878 Rev. *E
Page 10 of 28
Truth Table
The truth table for CY7C1561KV18, CY7C1576KV18, CY7C1563KV18, and CY7C1565KV18 follows. [3, 4, 5, 6, 7, 8]
Operation
K
RPS WPS
DQ
DQ
DQ
DQ
Write Cycle:
Load address on the rising
edge of K; input write data
on two consecutive K and
K rising edges.
L-H
H [9] L [10] D(A) at K(t + 1)
↑ D(A + 1) at K(t + 1)↑ D(A + 2) at K(t + 2)↑ D(A + 3) at K(t + 2)↑
Read Cycle:
(2.5 cycle Latency)
Load address on the rising
edge of K; wait two and
half cycles; read data on
two consecutive K and K
rising edges.
L-H
L [10]
X
Q(A) at K(t + 2)
↑ Q(A + 1) at K(t + 3)↑ Q(A + 2) at K(t + 3)↑ Q(A + 3) at K(t + 4)↑
NOP: No Operation
L-H
H
H
D = X
Q = High-Z
D = X
Q = High-Z
D = X
Q = High-Z
D = X
Q = High-Z
Standby: Clock Stopped
Stopped
X
X
Previous State
Previous State
Previous State
Previous State
Write Cycle Descriptions
The write cycle description table for CY7C1561KV18 and CY7C1563KV18 follows. [3, 11]
BWS0/
NWS0
BWS1/
NWS1
K
K
Comments
L
L
L–H
During the data portion of a write sequence
:
CY7C1561KV18
− both nibbles (D[7:0]) are written into the device.
CY7C1563KV18
− both bytes (D[17:0]) are written into the device.
L
L
L-H During the data portion of a write sequence
:
CY7C1561KV18
− both nibbles (D[7:0]) are written into the device.
CY7C1563KV18
− both bytes (D[17:0]) are written into the device.
L
H
L–H
During the data portion of a write sequence
:
CY7C1561KV18
− only the lower nibble (D[3:0]) is written into the device, D[7:4] remains unaltered.
CY7C1563KV18
− only the lower byte (D[8:0]) is written into the device, D[17:9] remains unaltered.
L
H
L–H During the data portion of a write sequence
:
CY7C1561KV18
− only the lower nibble (D[3:0]) is written into the device, D[7:4] remains unaltered.
CY7C1563KV18
− only the lower byte (D[8:0]) is written into the device, D[17:9] remains unaltered.
H
L
L–H
During the data portion of a write sequence
:
CY7C1561KV18
− only the upper nibble (D[7:4]) is written into the device, D[3:0] remains unaltered.
CY7C1563KV18
− only the upper byte (D[17:9]) is written into the device, D[8:0] remains unaltered.
H
L
L–H During the data portion of a write sequence
:
CY7C1561KV18
− only the upper nibble (D[7:4]) is written into the device, D[3:0] remains unaltered.
CY7C1563KV18
− only the upper byte (D[17:9]) is written into the device, D[8:0] remains unaltered.
H
H
L–H
No data is written into the devices during this portion of a write operation.
H
H
L–H No data is written into the devices during this portion of a write operation.
Notes
3. X = “Don't Care,” H = Logic HIGH, L = Logic LOW,
represents rising edge.
4. Device powers up deselected with the outputs in a tristate condition.
5. “A” represents address location latched by the devices when transaction was initiated. A + 1, A + 2, and A + 3 represents the address sequence in the burst.
6. “t” represents the cycle at which a read/write operation is started. t + 1, t + 2, and t + 3 are the first, second and third clock cycles respectively succeeding the “t” clock cycle.
7. Data inputs are registered at K and K rising edges. Data outputs are delivered on K and K rising edges as well.
8. It is recommended that K = K = HIGH when clock is stopped. This is not essential, but permits most rapid restart by overcoming transmission line charging symmetrically.
9. If this signal was LOW to initiate the previous cycle, this signal becomes a “Don’t Care” for this operation.
10. This signal was HIGH on previous K clock rise. Initiating consecutive read or write operations on consecutive K clock rises is not permitted. The device ignores the
second read or write request.
11. Is based on a write cycle that was initiated in accordance with Table . NWS0, NWS1, BWS0, BWS1, BWS2, and BWS3 can be altered on different portions of a write
cycle, as long as the setup and hold requirements are achieved.
[+] Feedback


Similar Part No. - CY7C1561KV18-550BZXC

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CY7C1561KV18 CYPRESS-CY7C1561KV18 Datasheet
856Kb / 29P
   72-Mbit QDR II SRAM 4-Word Burst Architecture (2.5 Cycle Read Latency)
CY7C1561KV18 CYPRESS-CY7C1561KV18_11 Datasheet
856Kb / 29P
   72-Mbit QDR II SRAM 4-Word Burst Architecture (2.5 Cycle Read Latency)
More results

Similar Description - CY7C1561KV18-550BZXC

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CY7C1511KV18 CYPRESS-CY7C1511KV18_09 Datasheet
837Kb / 31P
   72-Mbit QDR II SRAM 4-Word Burst Architecture
CY7C1511V18 CYPRESS-CY7C1511V18 Datasheet
381Kb / 23P
   72-Mbit QDR??II SRAM 4-Word Burst Architecture
CY7C1511JV18 CYPRESS-CY7C1511JV18 Datasheet
703Kb / 29P
   72-Mbit QDR-II SRAM 4-Word Burst Architecture
CY7C2561KV18 CYPRESS-CY7C2561KV18 Datasheet
845Kb / 29P
   72-Mbit QDR-II SRAM 4-Word Burst Architecture
CY7C1511KV18 CYPRESS-CY7C1511KV18_11 Datasheet
807Kb / 33P
   72-Mbit QDR II SRAM 4-Word Burst Architecture
CY7C1511AV18 CYPRESS-CY7C1511AV18 Datasheet
709Kb / 31P
   72-Mbit QDR??II SRAM 4-Word Burst Architecture
CY7C1513KV18 CYPRESS-CY7C1513KV18 Datasheet
831Kb / 31P
   72-Mbit QDR-II SRAM 4-Word Burst Architecture
CY7C1511V18 CYPRESS-CY7C1511V18_06 Datasheet
464Kb / 28P
   72-Mbit QDR?? II SRAM 4-Word Burst Architecture
CY7C1510KV18 CYPRESS-CY7C1510KV18_09 Datasheet
836Kb / 30P
   72-Mbit QDR-II SRAM 2-Word Burst Architecture
CY7C1510JV18 CYPRESS-CY7C1510JV18_09 Datasheet
654Kb / 26P
   72-Mbit QDR??II SRAM 2-Word Burst Architecture
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com