Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.COM

X  

CY7C1306CV25-167BZXC Datasheet(PDF) 7 Page - Cypress Semiconductor

Part # CY7C1306CV25-167BZXC
Description  18-Mbit Burst of 2 Pipelined SRAM with QDR Architecture
Download  21 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  CYPRESS [Cypress Semiconductor]
Direct Link  http://www.cypress.com
Logo CYPRESS - Cypress Semiconductor

CY7C1306CV25-167BZXC Datasheet(HTML) 7 Page - Cypress Semiconductor

Back Button CY7C1306CV25-167BZXC Datasheet HTML 3Page - Cypress Semiconductor CY7C1306CV25-167BZXC Datasheet HTML 4Page - Cypress Semiconductor CY7C1306CV25-167BZXC Datasheet HTML 5Page - Cypress Semiconductor CY7C1306CV25-167BZXC Datasheet HTML 6Page - Cypress Semiconductor CY7C1306CV25-167BZXC Datasheet HTML 7Page - Cypress Semiconductor CY7C1306CV25-167BZXC Datasheet HTML 8Page - Cypress Semiconductor CY7C1306CV25-167BZXC Datasheet HTML 9Page - Cypress Semiconductor CY7C1306CV25-167BZXC Datasheet HTML 10Page - Cypress Semiconductor CY7C1306CV25-167BZXC Datasheet HTML 11Page - Cypress Semiconductor Next Button
Zoom Inzoom in Zoom Outzoom out
 7 / 21 page
background image
PRELIMINARY
CY7C1303CV25
CY7C1306CV25
Document #: 001-44701 Rev. *B
Page 7 of 21
Application Example
Figure 1 shows four QDR-I used in an application.
Figure 1. Application Example
Truth Table
The truth table for CY7C1303CV25 and CY7C1306CV25 follows. [1, 2, 3, 4, 5, 6]
Operation
K
RPS WPS
DQ
DQ
Write Cycle:
Load address on the rising edge of K;
input write data on K and K rising edges.
L-H
X
L
D(A + 0) at K(t)
D(A + 1) at K(t)
Read Cycle:
Load address on the rising edge of K;
wait one cycle; read data on C and C rising edges.
L-H
L
X
Q(A + 0) at C(t + 1)
↑ Q(A + 1) at C(t + 1) ↑
NOP: No Operation
L-H
H
H
D = X
Q = High-Z
D = X
Q = High-Z
Standby: Clock Stopped
Stopped
X
X
Previous State
Previous State
Vt = Vddq/2
CC#
D
A
K
CC#
D
A
K
BUS
MASTER
(CPU
or
ASIC)
SRAM #1
SRAM #4
DATA IN
DATA OUT
Address
RPS#
WPS#
BWS#
Source K
Source K#
Delayed K
Delayed K#
R = 50
ohms
R = 250
ohms
R = 250
ohms
R
P
S
#
W
P
S
#
B
W
S
#
R
P
S
#
W
P
S
#
B
W
S
#
Vt
Vt
Vt
R
R
R
ZQ
Q
K#
ZQ
Q
K#
Notes
1. X = “Don't Care,” H = Logic HIGH, L = Logic LOW,
represents rising edge.
2. Device powers up deselected with the outputs in a tri-state condition.
3. “A” represents address location latched by the devices when transaction was initiated. A + 0, A + 1 represents the internal address sequence in the burst.
4. “t” represents the cycle at which a Read/Write operation is started. t + 1 is the first clock cycle succeeding the “t” clock cycle.
5. Data inputs are registered at K and K rising edges. Data outputs are delivered on C and C rising edges, except when in single clock mode.
6. It is recommended that K = K and C = C = HIGH when clock is stopped. This is not essential, but permits most rapid restart by overcoming transmission line charging
symmetrically.
[+] Feedback


Similar Part No. - CY7C1306CV25-167BZXC

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CY7C1306AV18 CYPRESS-CY7C1306AV18 Datasheet
479Kb / 20P
   18-Mb Burst of 2 Pipelined SRAM with QDR??Architecture
CY7C1306AV18-100BZC CYPRESS-CY7C1306AV18-100BZC Datasheet
479Kb / 20P
   18-Mb Burst of 2 Pipelined SRAM with QDR??Architecture
CY7C1306AV18-133BZC CYPRESS-CY7C1306AV18-133BZC Datasheet
479Kb / 20P
   18-Mb Burst of 2 Pipelined SRAM with QDR??Architecture
CY7C1306AV18-167BZC CYPRESS-CY7C1306AV18-167BZC Datasheet
479Kb / 20P
   18-Mb Burst of 2 Pipelined SRAM with QDR??Architecture
CY7C1306AV25 CYPRESS-CY7C1306AV25 Datasheet
479Kb / 19P
   18-Mb Burst of 2 Pipelined SRAM with QDR??Architecture
More results

Similar Description - CY7C1306CV25-167BZXC

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CY7C1303BV18 CYPRESS-CY7C1303BV18 Datasheet
246Kb / 19P
   18-Mbit Burst of 2 Pipelined SRAM with QDR??Architecture
CY7C1303BV25 CYPRESS-CY7C1303BV25 Datasheet
817Kb / 19P
   18-Mbit Burst of 2 Pipelined SRAM with QDR??Architecture
CY7C1305AV25 CYPRESS-CY7C1305AV25 Datasheet
333Kb / 21P
   18-Mbit Burst of 4 Pipelined SRAM with QDR Architecture
CY7C1305BV25 CYPRESS-CY7C1305BV25 Datasheet
247Kb / 21P
   18-Mbit Burst of 4 Pipelined SRAM with QDR Architecture
CY7C1305BV25 CYPRESS-CY7C1305BV25_06 Datasheet
918Kb / 21P
   18-Mbit Burst of 4 Pipelined SRAM with QDR??Architecture
CY7C1305BV18 CYPRESS-CY7C1305BV18 Datasheet
244Kb / 20P
   18-Mbit Burst of 4 Pipelined SRAM with QDR??Architecture
CY7C1303AV25 CYPRESS-CY7C1303AV25 Datasheet
479Kb / 19P
   18-Mb Burst of 2 Pipelined SRAM with QDR??Architecture
CY7C1303AV18 CYPRESS-CY7C1303AV18 Datasheet
479Kb / 20P
   18-Mb Burst of 2 Pipelined SRAM with QDR??Architecture
CY7C1304CV25 CYPRESS-CY7C1304CV25 Datasheet
300Kb / 18P
   9-Mbit Burst of 4 Pipelined SRAM with QDR??Architecture
CY7C1304DV25 CYPRESS-CY7C1304DV25_06 Datasheet
424Kb / 18P
   9-Mbit Burst of 4 Pipelined SRAM with QDR??Architecture
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com