Electronic Components Datasheet Search |
|
EVAL-AD7656-1EDZ Datasheet(PDF) 9 Page - Analog Devices |
|
EVAL-AD7656-1EDZ Datasheet(HTML) 9 Page - Analog Devices |
9 / 32 page AD7656-1/AD7657-1/AD7658-1 Rev. 0 | Page 9 of 32 TIMING SPECIFICATIONS AVCC/DVCC = 4.75 V to 5.25 V, VDD = 5 V to 16.5 V, VSS = −5 V to −16.5 V, VDRIVE = 2.7 V to 5.25 V, VREF = 2.5 V internal/external, TA = TMIN to TMAX, unless otherwise noted. Table 4. Parameter1 Limit at tMIN, tMAX Unit Description VDRIVE < 4.75 V VDRIVE = 4.75 V to 5.25 V PARALLEL INTERFACE tCONVERT 3 3 μs typ Conversion time, internal clock tQUIET 150 150 ns min Minimum quiet time required between bus relinquish and start of next conversion tACQ 550 550 ns min Acquisition time t10 25 25 ns min Minimum CONVST low pulse t1 60 60 ns min CONVST high to BUSY high tWAKE-UP 2 2 ms max STBY rising edge to CONVST rising edge 25 25 μs max Partial power-down mode PARALLEL WRITE OPERATION t11 15 15 ns min WR pulse width t12 0 0 ns min CS to WR setup time t13 5 5 ns min CS to WR hold time t14 5 5 ns min Data setup time before WR rising edge t15 5 5 ns min Data hold after WR rising edge PARALLEL READ OPERATION t2 0 0 ns min BUSY to RD delay t3 0 0 ns min CS to RD setup time t4 0 0 ns min CS to RD hold time t5 45 36 ns min RD pulse width t6 45 36 ns max Data access time after RD falling edge t7 10 10 ns min Data hold time after RD rising edge t8 12 12 ns max Bus relinquish time after RD rising edge t9 6 6 ns min Minimum time between reads SERIAL INTERFACE fSCLK 18 18 MHz max Frequency of serial read clock t16 12 12 ns max Delay from CS until DOUTx three-state disabled t172 22 22 ns max Data access time after SCLK rising edge/CS falling edge t18 0.4 × tSCLK 0.4 × tSCLK ns min SCLK low pulse width t19 0.4 × tSCLK 0.4 × tSCLK ns min SCLK high pulse width t20 10 10 ns min SCLK to data valid hold time after SCLK falling edge t21 18 18 ns max CS rising edge to DOUTx high impedance 1 Sample tested during initial release to ensure compliance. All input signals are specified with tR = tF = 5 ns (10% to 90% of VDD) and timed from a voltage level of 1.6 V. 2 A buffer is used on the DOUTx pins (Pin 5 to Pin 7) for this measurement. 200µA IOL 200µA IOH 1.6V TO OUTPUT PIN CL 25pF Figure 2. Load Circuit for Digital Output Timing Specifications |
Similar Part No. - EVAL-AD7656-1EDZ |
|
Similar Description - EVAL-AD7656-1EDZ |
|
|
Link URL |
Privacy Policy |
ALLDATASHEET.COM |
Does ALLDATASHEET help your business so far? [ DONATE ] |
About Alldatasheet | Advertisement | Datasheet Upload | Contact us | Privacy Policy | Link Exchange | Manufacturer List All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |