Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.COM

X  

CY7C1465AV25-100BGXI Datasheet(PDF) 10 Page - Cypress Semiconductor

Part # CY7C1465AV25-100BGXI
Description  36-Mbit (1M x 36/2M x 18/512K x 72) Flow-Through SRAM with NoBL??Architecture
Download  29 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  CYPRESS [Cypress Semiconductor]
Direct Link  http://www.cypress.com
Logo CYPRESS - Cypress Semiconductor

CY7C1465AV25-100BGXI Datasheet(HTML) 10 Page - Cypress Semiconductor

Back Button CY7C1465AV25-100BGXI Datasheet HTML 6Page - Cypress Semiconductor CY7C1465AV25-100BGXI Datasheet HTML 7Page - Cypress Semiconductor CY7C1465AV25-100BGXI Datasheet HTML 8Page - Cypress Semiconductor CY7C1465AV25-100BGXI Datasheet HTML 9Page - Cypress Semiconductor CY7C1465AV25-100BGXI Datasheet HTML 10Page - Cypress Semiconductor CY7C1465AV25-100BGXI Datasheet HTML 11Page - Cypress Semiconductor CY7C1465AV25-100BGXI Datasheet HTML 12Page - Cypress Semiconductor CY7C1465AV25-100BGXI Datasheet HTML 13Page - Cypress Semiconductor CY7C1465AV25-100BGXI Datasheet HTML 14Page - Cypress Semiconductor Next Button
Zoom Inzoom in Zoom Outzoom out
 10 / 29 page
background image
CY7C1461AV25
CY7C1463AV25
CY7C1465AV25
Document #: 38-05355 Rev. *E
Page 10 of 29
Sleep Mode
The ZZ input pin is an asynchronous input. Asserting ZZ
places the SRAM in a power conservation “sleep” mode. Two
clock cycles are required to enter into or exit from this “sleep”
mode. While in this mode, data integrity is guaranteed.
Accesses pending when entering the “sleep” mode are not
considered valid nor is the completion of the operation
guaranteed. The device must be deselected prior to entering
the “sleep” mode. CE1, CE2, and CE3, must remain inactive
for the duration of tZZREC after the ZZ input returns LOW.
Linear Burst Address Table (MODE = GND)
First
Address
A1: A0
Second
Address
A1: A0
Third
Address
A1: A0
Fourth
Address
A1: A0
00
01
10
11
01
10
11
00
10
11
00
01
11
00
01
10
ZZ Mode Electrical Characteristics
Parameter
Description
Test Conditions
Min.
Max.
Unit
IDDZZ
Sleep mode standby current
ZZ > VDD – 0.2V
100
mA
tZZS
Device operation to ZZ
ZZ > VDD – 0.2V
2tCYC
ns
tZZREC
ZZ recovery time
ZZ < 0.2V
2tCYC
ns
tZZI
ZZ active to sleep current
This parameter is sampled
2tCYC
ns
tRZZI
ZZ Inactive to exit sleep current
This parameter is sampled
0
ns
Truth Table[2, 3, 4, 5, 6, 7, 8]
Operation
Address
Used
CE1 CE2 CE3 ZZ ADV/LD WE BWX OE CEN CLK
DQ
Deselect Cycle
None
H
X
X
L
L
X
X
X
L
L->H
Tri-State
Deselect Cycle
None
X
X
H
L
L
X
X
X
L
L->H
Tri-State
Deselect Cycle
None
X
L
X
L
L
X
X
X
L
L->H
Tri-State
Continue Deselect Cycle
None
X
X
X
L
H
X
X
X
L
L->H
Tri-State
Read Cycle (Begin Burst)
External
L
H
L
L
L
H
X
L
L
L->H Data Out (Q)
Read Cycle (Continue Burst)
Next
X
X
X
L
H
X
X
L
L
L->H Data Out (Q)
NOP/Dummy Read (Begin Burst)
External
L
H
L
L
L
H
X
H
L
L->H
Tri-State
Dummy Read (Continue Burst)
Next
XX
X
L
H
X
XH
L
L->H
Tri-State
Write Cycle (Begin Burst)
External
L
H
L
L
L
L
L
X
L
L->H
Data In (D)
Write Cycle (Continue Burst)
Next
X
X
X
L
H
X
L
X
L
L->H
Data In (D)
NOP/Write Abort (Begin Burst)
None
L
H
L
L
L
L
H
X
L
L->H
Tri-State
Write Abort (Continue Burst)
Next
X
X
X
L
H
X
H
X
L
L->H
Tri-State
Ignore Clock Edge (Stall)
Current
X
X
X
L
X
X
X
X
H
L->H
Sleep Mode
None
X
X
X
H
X
X
X
X
X
X
Tri-State
Notes:
2. X = “Don't Care.” H = Logic HIGH, L = Logic LOW. BWX = L signifies at least one Byte Write Select is active, BWX = Valid signifies that the desired byte write
selects are asserted, see truth table for details.
3. Write is defined by BWX, and WE. See truth table for Read/Write.
4. When a write cycle is detected, all I/Os are tri-stated, even during byte writes.
5. The DQs and DQPX pins are controlled by the current cycle and the OE signal. OE is asynchronous and is not sampled with the clock.
6. CEN = H, inserts wait states.
7. Device will power-up deselected and the I/Os in a tri-state condition, regardless of OE.
8. OE is asynchronous and is not sampled with the clock rise. It is masked internally during write cycles. During a read cycle DQs and DQPX = Tri-state when OE
is inactive or when the device is deselected, and DQs and DQPX = data when OE is active.


Similar Part No. - CY7C1465AV25-100BGXI

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CY7C1465AV33 CYPRESS-CY7C1465AV33 Datasheet
1Mb / 31P
   36-Mbit (1M x 36/2 M x 18/512K x 72) Flow-Through SRAM with NoBL??Architecture
CY7C1465AV33 CYPRESS-CY7C1465AV33 Datasheet
511Kb / 29P
   36-Mbit (1M x 36/2 M x 18/512K x 72) Flow-Through SRAM with NoBL??Architecture
CY7C1465AV33 CYPRESS-CY7C1465AV33 Datasheet
1Mb / 34P
   36-Mbit (1 M x 36/2 M x 18/512 k x 72) Flow-Through SRAM with NoBL Architecture
CY7C1465AV33-100BGC CYPRESS-CY7C1465AV33-100BGC Datasheet
1Mb / 31P
   36-Mbit (1M x 36/2 M x 18/512K x 72) Flow-Through SRAM with NoBL??Architecture
CY7C1465AV33-100BGC CYPRESS-CY7C1465AV33-100BGC Datasheet
511Kb / 29P
   36-Mbit (1M x 36/2 M x 18/512K x 72) Flow-Through SRAM with NoBL??Architecture
More results

Similar Description - CY7C1465AV25-100BGXI

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CY7C1460AV33 CYPRESS-CY7C1460AV33 Datasheet
395Kb / 27P
   36-Mbit (1M x 36/2M x 18/512K x 72) Pipelined SRAM with NoBL??Architecture
CY7C1460AV25 CYPRESS-CY7C1460AV25_06 Datasheet
511Kb / 27P
   36-Mbit (1M x 36/2M x 18/512K x 72) Pipelined SRAM with NoBL??Architecture
CY7C1460AV33 CYPRESS-CY7C1460AV33_06 Datasheet
513Kb / 27P
   36-Mbit (1M x 36/2M x 18/512K x 72) Pipelined SRAM with NoBL??Architecture
CY7C1460AV25 CYPRESS-CY7C1460AV25 Datasheet
396Kb / 27P
   36-Mbit (1M x 36/2M x 18/512K x 72) Pipelined SRAM with NoBL??Architecture
CY7C1471V33 CYPRESS-CY7C1471V33_07 Datasheet
1Mb / 32P
   72-Mbit (2M x 36/4M x 18/1M x 72) Flow-Through SRAM with NoBL??Architecture
CY7C1471V25 CYPRESS-CY7C1471V25 Datasheet
373Kb / 30P
   72-Mbit (2M x 36/4M x 18/1M x 72) Flow-Through SRAM with NoBL Architecture
CY7C1471BV25 CYPRESS-CY7C1471BV25 Datasheet
848Kb / 30P
   72-Mbit (2M x 36/4M x 18/1M x 72) Flow-Through SRAM with NoBL Architecture
CY7C1471V25 CYPRESS-CY7C1471V25_07 Datasheet
1Mb / 32P
   72-Mbit (2M x 36/4M x 18/1M x 72) Flow-Through SRAM with NoBL??Architecture
CY7C1471BV33 CYPRESS-CY7C1471BV33 Datasheet
907Kb / 32P
   72-Mbit (2M x 36/4M x 18/1M x 72) Flow-Through SRAM with NoBL Architecture
CY7C1441AV33 CYPRESS-CY7C1441AV33 Datasheet
572Kb / 31P
   36-Mbit (1M x 36/2M x 18/512K x 72) Flow-Through SRAM
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com