Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.COM

X  

CY7C1302DV25-167BZC Datasheet(PDF) 4 Page - Cypress Semiconductor

Part # CY7C1302DV25-167BZC
Description  9-Mbit Burst of Two Pipelined SRAMs with QDR Architecture
Download  18 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  CYPRESS [Cypress Semiconductor]
Direct Link  http://www.cypress.com
Logo CYPRESS - Cypress Semiconductor

CY7C1302DV25-167BZC Datasheet(HTML) 4 Page - Cypress Semiconductor

  CY7C1302DV25-167BZC Datasheet HTML 1Page - Cypress Semiconductor CY7C1302DV25-167BZC Datasheet HTML 2Page - Cypress Semiconductor CY7C1302DV25-167BZC Datasheet HTML 3Page - Cypress Semiconductor CY7C1302DV25-167BZC Datasheet HTML 4Page - Cypress Semiconductor CY7C1302DV25-167BZC Datasheet HTML 5Page - Cypress Semiconductor CY7C1302DV25-167BZC Datasheet HTML 6Page - Cypress Semiconductor CY7C1302DV25-167BZC Datasheet HTML 7Page - Cypress Semiconductor CY7C1302DV25-167BZC Datasheet HTML 8Page - Cypress Semiconductor CY7C1302DV25-167BZC Datasheet HTML 9Page - Cypress Semiconductor Next Button
Zoom Inzoom in Zoom Outzoom out
 4 / 18 page
background image
CY7C1302DV25
Document #: 38-05625 Rev. *A
Page 4 of 18
Synchronous internal circuitry will automatically three-state
the outputs following the next rising edge of the positive output
clock (C). This will allow for a seamless transition between
devices without the insertion of wait states in a depth
expanded memory.
Write Operations
Write operations are initiated by asserting WPS active at the
rising edge of the positive input clock (K). On the same K clock
rise the data presented to D[17:0] is latched into the lower 18-bit
Write Data register provided BWS[1:0] are both asserted
active. On the subsequent rising edge of the negative input
clock (K), the address is latched and the information presented
to D[17:0] is stored into the Write Data register provided
BWS[1:0] are both asserted active. The 36 bits of data are then
written into the memory array at the specified location.
When deselected, the Write port will ignore all inputs after the
pending Write operations have been completed.
Byte Write Operations
Byte Write operations are supported by the CY7C1302DV25.
A Write operation is initiated as described in the Write
Operation section above. The bytes that are written are deter-
mined by BWS0 and BWS1 which are sampled with each set
of 18-bit data word. Asserting the appropriate Byte Write
Select input during the data portion of a write will allow the data
being presented to be latched and written into the device.
Deasserting the Byte Write Select input during the data portion
of a write will allow the data stored in the device for that byte
to remain unaltered. This feature can be used to simplify
Read/Modify/Write operations to a Byte Write operation.
38-05625
Single Clock Mode
The CY7C1302DV25 can be used with a single clock mode.
In this mode the device will recognize only the pair of input
clocks (K and K) that control both the input and output
registers. This operation is identical to the operation if the
device had zero skew between the K/K and C/C clocks. All
timing parameters remain the same in this mode. To use this
mode of operation, the user must tie C and C HIGH at
power-up.This function is a strap option and not alterable
during device operation.
Concurrent Transactions
The Read and Write ports on the CY7C1302DV25 operate
completely independently of one another. Since each port
latches the address inputs on different clock edges, the user
can Read or Write to any location, regardless of the trans-
action on the other port. Also, reads and writes can be started
in the same clock cycle. If the ports access the same location
at the same time, the SRAM will deliver the most recent infor-
mation associated with the specified address location. This
includes forwarding data from a Write cycle that was initiated
on the previous K clock rise.
Depth Expansion
The CY7C1302DV25 has a Port Select input for each port.
This allows for easy depth expansion. Both Port Selects are
sampled on the rising edge of the Positive Input Clock only (K).
Each port select input can deselect the specified port.
Deselecting a port will not affect the other port. All pending
transactions (Read and Write) will be completed prior to the
device being deselected.
Programmable Impedance
An external resistor, RQ, must be connected between the ZQ
pin on the SRAM and VSS to allow the SRAM to adjust its
output driver impedance. The value of RQ must be 5X the
value of the intended line impedance driven by the SRAM, The
allowable range of RQ to guarantee impedance matching with
a tolerance of ±15% is between 175
Ω and 350Ω, with V
DDQ
=1.5V. The output impedance is adjusted every 1024 cycles to
account for drifts in supply voltage and temperature.
Application Example[1]
Note:
1. The above application shows 4 QDR-I being used.


Similar Part No. - CY7C1302DV25-167BZC

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CY7C1302DV25-167BZC CYPRESS-CY7C1302DV25-167BZC Datasheet
713Kb / 25P
   9-Mbit Burst of Two Pipelined SRAMs with QDR Architecture JTAG Interface
More results

Similar Description - CY7C1302DV25-167BZC

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CY7C1302DV25 CYPRESS-CY7C1302DV25 Datasheet
231Kb / 18P
   9-Mbit Burst of Two Pipelined SRAMs with QDR Architecture
CY7C1302CV25 CYPRESS-CY7C1302CV25 Datasheet
296Kb / 18P
   9-Mbit Burst of Two Pipelined SRAMs with QDR??Architecture
CY7C1302DV25 CYPRESS-CY7C1302DV25_11 Datasheet
713Kb / 25P
   9-Mbit Burst of Two Pipelined SRAMs with QDR Architecture JTAG Interface
CY7C1304CV25 CYPRESS-CY7C1304CV25 Datasheet
300Kb / 18P
   9-Mbit Burst of 4 Pipelined SRAM with QDR??Architecture
CY7C1304DV25 CYPRESS-CY7C1304DV25_06 Datasheet
424Kb / 18P
   9-Mbit Burst of 4 Pipelined SRAM with QDR??Architecture
CY7C1303BV18 CYPRESS-CY7C1303BV18 Datasheet
246Kb / 19P
   18-Mbit Burst of 2 Pipelined SRAM with QDR??Architecture
CY7C1305AV25 CYPRESS-CY7C1305AV25 Datasheet
333Kb / 21P
   18-Mbit Burst of 4 Pipelined SRAM with QDR Architecture
CY7C1303CV25 CYPRESS-CY7C1303CV25 Datasheet
539Kb / 21P
   18-Mbit Burst of 2 Pipelined SRAM with QDR Architecture
CY7C1305BV25 CYPRESS-CY7C1305BV25 Datasheet
247Kb / 21P
   18-Mbit Burst of 4 Pipelined SRAM with QDR Architecture
CY7C1305BV25 CYPRESS-CY7C1305BV25_06 Datasheet
918Kb / 21P
   18-Mbit Burst of 4 Pipelined SRAM with QDR??Architecture
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com