Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.COM

X  

DS1302S Datasheet(PDF) 6 Page - Dallas Semiconductor

Part # DS1302S
Description  Trickle-Charge Timekeeping Chip
Download  16 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  DALLAS [Dallas Semiconductor]
Direct Link  https://www.maximintegrated.com/en.html
Logo DALLAS - Dallas Semiconductor

DS1302S Datasheet(HTML) 6 Page - Dallas Semiconductor

Back Button DS1302S Datasheet HTML 2Page - Dallas Semiconductor DS1302S Datasheet HTML 3Page - Dallas Semiconductor DS1302S Datasheet HTML 4Page - Dallas Semiconductor DS1302S Datasheet HTML 5Page - Dallas Semiconductor DS1302S Datasheet HTML 6Page - Dallas Semiconductor DS1302S Datasheet HTML 7Page - Dallas Semiconductor DS1302S Datasheet HTML 8Page - Dallas Semiconductor DS1302S Datasheet HTML 9Page - Dallas Semiconductor DS1302S Datasheet HTML 10Page - Dallas Semiconductor Next Button
Zoom Inzoom in Zoom Outzoom out
 6 / 16 page
background image
DS1302 Trickle-Charge Timekeeping Chip
6 of 16
COMMAND BYTE
Figure 4 shows the command byte. A command byte initiates each data transfer. The MSB (bit 7) must be a logic
1. If it is 0, writes to the DS1302 will be disabled. Bit 6 specifies clock/calendar data if logic 0 or RAM data if logic 1.
Bits 1 to 5 specify the designated registers to be input or output, and the LSB (bit 0) specifies a write operation
(input) if logic 0 or read operation (output) if logic 1. The command byte is always input starting with the LSB (bit 0).
Figure 4. Address/Command Byte
CE AND CLOCK CONTROL
Driving the CE input high initiates all data transfers. The CE input serves two functions. First, CE turns on the
control logic that allows access to the shift register for the address/command sequence. Second, the CE signal
provides a method of terminating either single-byte or multiple-byte CE data transfer.
A clock cycle is a sequence of a rising edge followed by a falling edge. For data inputs, data must be valid during
the rising edge of the clock and data bits are output on the falling edge of clock. If the CE input is low, all data
transfer terminates and the I/O pin goes to a high-impedance state. Figure 5 shows data transfer. At power-up, CE
must be a logic 0 until VCC > 2.0V. Also, SCLK must be at a logic 0 when CE is driven to a logic 1 state.
DATA INPUT
Following the eight SCLK cycles that input a write command byte, a data byte is input on the rising edge of the next
eight SCLK cycles. Additional SCLK cycles are ignored should they inadvertently occur. Data is input starting with
bit 0.
DATA OUTPUT
Following the eight SCLK cycles that input a read command byte, a data byte is output on the falling edge of the
next eight SCLK cycles. Note that the first data bit to be transmitted occurs on the first falling edge after the last bit
of the command byte is written. Additional SCLK cycles retransmit the data bytes should they inadvertently occur
so long as CE remains high. This operation permits continuous burst mode read capability. Also, the I/O pin is tri-
stated upon each rising edge of SCLK. Data is output starting with bit 0.
BURST MODE
Burst mode can be specified for either the clock/calendar or the RAM registers by addressing location 31 decimal
(address/command bits 1 through 5 = logic 1). As before, bit 6 specifies clock or RAM and bit 0 specifies read or
write. There is no data storage capacity at locations 9 through 31 in the Clock/Calendar Registers or location 31 in
the RAM registers. Reads or writes in burst mode start with bit 0 of address 0.
When writing to the clock registers in the burst mode, the first eight registers must be written in order for the data to
be transferred. However, when writing to RAM in burst mode it is not necessary to write all 31 bytes for the data to
transfer. Each byte that is written to will be transferred to RAM regardless of whether all 31 bytes are written or not.
CLOCK/CALENDAR
The time and calendar information is obtained by reading the appropriate register bytes. Table 2 illustrates the RTC
registers. The time and calendar are set or initialized by writing the appropriate register bytes. The contents of the
time and calendar registers are in the binary-coded decimal (BCD) format.
1
RAM
CK
A4
A3
A2
A1
A0
RD
WR
7654
3210


Similar Part No. - DS1302S

ManufacturerPart #DatasheetDescription
logo
Dallas Semiconductor
DS1302S DALLAS-DS1302S Datasheet
217Kb / 14P
   Trickle Charge Timekeeping Chip
logo
Tiger Electronic Co.,Lt...
DS1302S TGS-DS1302S Datasheet
1Mb / 14P
   Trickle Charge Timekeeping Chip
logo
ARTSCHIP ELECTRONICS CO...
DS1302S ARTSCHIP-DS1302S Datasheet
397Kb / 13P
   Trickle Charge Timekeeping Chip
logo
Maxim Integrated Produc...
DS1302S++ MAXIM-DS1302S+ Datasheet
247Kb / 13P
   Trickle-Charge Timekeeping Chip
REV: 120208
logo
Dallas Semiconductor
DS1302S-16 DALLAS-DS1302S-16 Datasheet
217Kb / 14P
   Trickle Charge Timekeeping Chip
More results

Similar Description - DS1302S

ManufacturerPart #DatasheetDescription
logo
Dallas Semiconductor
DS1302 DALLAS-DS1302 Datasheet
217Kb / 14P
   Trickle Charge Timekeeping Chip
logo
Tiger Electronic Co.,Lt...
DS1302 TGS-DS1302 Datasheet
1Mb / 14P
   Trickle Charge Timekeeping Chip
logo
ARTSCHIP ELECTRONICS CO...
DS1302 ARTSCHIP-DS1302 Datasheet
397Kb / 13P
   Trickle Charge Timekeeping Chip
logo
Maxim Integrated Produc...
DS1302 MAXIM-DS1302 Datasheet
247Kb / 13P
   Trickle-Charge Timekeeping Chip
REV: 120208
logo
Dallas Semiconductor
DS1202 DALLAS-DS1202 Datasheet
100Kb / 11P
   Serial Timekeeping Chip
logo
Maxim Integrated Produc...
DS1339 MAXIM-DS1339_11 Datasheet
260Kb / 20P
   I2C Serial Real-Time Clock Trickle-Charge Capability
Rev 4/11
logo
Monolithic Power System...
MP26028 MPS-MP26028 Datasheet
376Kb / 11P
   1A Linear Li-Ion Battery Charger with Trickle Charge
logo
Rohm
BA3170 ROHM-BA3170 Datasheet
130Kb / 8P
   Trickle-charge IC for two-cell, lithium-ion batteries
logo
Monolithic Power System...
MP26060 MPS-MP26060 Datasheet
284Kb / 11P
   1A Linear Li-Ion Battery Charger with Trickle Charge
MP2602 MPS-MP2602 Datasheet
461Kb / 10P
   28V, 1A Linear Li-Ion Battery Charger with Trickle Charge
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com