Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.COM

X  

DS90CR481 Datasheet(PDF) 1 Page - National Semiconductor (TI)

[Old version datasheet] Texas Instruments acquired National semiconductor.
Part # DS90CR481
Description  48-Bit LVDS Channel Link SER/DES 65 - 112 MHz
Download  21 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  NSC [National Semiconductor (TI)]
Direct Link  http://www.national.com
Logo NSC - National Semiconductor (TI)

DS90CR481 Datasheet(HTML) 1 Page - National Semiconductor (TI)

  DS90CR481_06 Datasheet HTML 1Page - National Semiconductor (TI) DS90CR481_06 Datasheet HTML 2Page - National Semiconductor (TI) DS90CR481_06 Datasheet HTML 3Page - National Semiconductor (TI) DS90CR481_06 Datasheet HTML 4Page - National Semiconductor (TI) DS90CR481_06 Datasheet HTML 5Page - National Semiconductor (TI) DS90CR481_06 Datasheet HTML 6Page - National Semiconductor (TI) DS90CR481_06 Datasheet HTML 7Page - National Semiconductor (TI) DS90CR481_06 Datasheet HTML 8Page - National Semiconductor (TI) DS90CR481_06 Datasheet HTML 9Page - National Semiconductor (TI) Next Button
Zoom Inzoom in Zoom Outzoom out
 1 / 21 page
background image
DS90CR481 / DS90CR482
48-Bit LVDS Channel Link SER/DES − 65 - 112 MHz
General Description
The DS90CR481 transmitter converts 48 bits of CMOS/TTL
data into eight LVDS (Low Voltage Differential Signaling)
data streams. A phase-locked transmit clock is transmitted in
parallel with the data streams over a ninth LVDS link. Every
cycle of the transmit clock 48 bits of input data are sampled
and transmitted. The DS90CR482 receiver converts the
LVDS data streams back into 48 bits of LVCMOS/TTL data.
At a transmit clock frequency of 112MHz, 48 bits of TTL data
are transmitted at a rate of 672Mbps per LVDS data channel.
Using a 112MHz clock, the data throughput is 5.38Gbit/s
(672Mbytes/s). At a transmit clock frequency of 112MHz, 48
bits of TTL data are transmitted at a rate of 672Mbps per
LVDS data channel. Using a 66MHz clock, the data through-
put is 3.168Gbit/s (396Mbytes/s).
The multiplexing of data lines provides a substantial cable
reduction. Long distance parallel single-ended buses typi-
cally require a ground wire per active signal (and have very
limited noise rejection capability). Thus, for a 48-bit wide
data and one clock, up to 98 conductors are required. With
this Channel Link chipset as few as 19 conductors (8 data
pairs, 1 clock pair and a minimum of one ground) are
needed. This provides an 80% reduction in cable width,
which provides a system cost savings, reduces connector
physical size and cost, and reduces shielding requirements
due to the cables’ smaller form factor.
The 48 CMOS/TTL inputs can support a variety of signal
combinations. For example, 6 8-bit words or 5 9-bit (byte +
parity) and 3 controls.
The DS90CR481/DS90CR482 chipset is improved over prior
generations of Channel Link devices and offers higher band-
width support and longer cable drive with three areas of
enhancement. To increase bandwidth, the maximum clock
rate is increased to 112 MHz and 8 serialized LVDS outputs
are provided. Cable drive is enhanced with a user selectable
pre-emphasis feature that provides additional output current
during transitions to counteract cable loading effects. Op-
tional DC balancing on a cycle-to-cycle basis, is also pro-
vided to reduce ISI (Inter-Symbol Interference). With pre-
emphasis and DC balancing, a low distortion eye-pattern is
provided at the receiver end of the cable. A cable deskew
capability has been added to deskew long cables of pair-to-
pair skew of up to +/−1 LVDS data bit time (up to 80 MHz
Clock Rate). These three enhancements allow cables 5+
meters in length to be driven.
The chipset is an ideal means to solve EMI and cable size
problems associated with wide, high speed TTL interfaces.
Features
n
3.168 Gbits/sec bandwidth with 66 MHz Clock
n
5.376 Gbits/sec bandwidth with 112 MHz Clock
n
65 - 112 MHz input clock support
n
LVDS SER/DES reduces cable and connector size
n
Pre-emphasis reduces cable loading effects
n
Optional DC balance encoding reduces ISI distortion
n
Cable Deskew of +/−1 LVDS data bit time (up to 80
MHz Clock Rate)
n
5V Tolerant TxIN and control input pins
n
Flow through pinout for easy PCB design
n
+3.3V supply voltage
n
Transmitter rejects cycle-to-cycle jitter
n
Conforms to ANSI/TIA/EIA-644-1995 LVDS Standard
Generalized Block Diagrams (DS90CR481 and DS90CR482)
20009101
January 2006
© 2006 National Semiconductor Corporation
DS200091
www.national.com


Similar Part No. - DS90CR481_06

ManufacturerPart #DatasheetDescription
logo
National Semiconductor ...
DS90CR481VJD NSC-DS90CR481VJD Datasheet
904Kb / 21P
   48-Bit LVDS Channel Link SER/DES − 65 - 112 MHz
logo
Texas Instruments
DS90CR481VJD/NOPB TI1-DS90CR481VJD/NOPB Datasheet
1Mb / 25P
[Old version datasheet]   48-Bit LVDS Channel Link SER/DES ??65 - 112 MHz
DS90CR481 TI1-DS90CR481_15 Datasheet
1Mb / 25P
[Old version datasheet]   48-Bit LVDS Channel Link SER/DES ??65 - 112 MHz
More results

Similar Description - DS90CR481_06

ManufacturerPart #DatasheetDescription
logo
National Semiconductor ...
DS90CR481 NSC-DS90CR481 Datasheet
904Kb / 21P
   48-Bit LVDS Channel Link SER/DES − 65 - 112 MHz
logo
Texas Instruments
DS90CR481 TI1-DS90CR481_15 Datasheet
1Mb / 25P
[Old version datasheet]   48-Bit LVDS Channel Link SER/DES ??65 - 112 MHz
DS90CR483 TI1-DS90CR483_15 Datasheet
1Mb / 27P
[Old version datasheet]   48-Bit LVDS Channel Link SER/DES - 33 - 112 MHz
logo
National Semiconductor ...
DS90CR483 NSC-DS90CR483_04 Datasheet
489Kb / 22P
   48-Bit LVDS Channel Link SER/DES - 33 - 112 MHz
logo
Texas Instruments
DS90CR483A TI1-DS90CR483A_15 Datasheet
1Mb / 27P
[Old version datasheet]   48-Bit LVDS Channel Link SER/DES - 33 - 112 MHz
DS90CR483A TI1-DS90CR483A Datasheet
402Kb / 26P
[Old version datasheet]   DS90CR483A/DS90CR484A 48-Bit LVDS Channel Link SER/DES 33-112 MHz
DS90UB913Q TI1-DS90UB913Q Datasheet
182Kb / 5P
[Old version datasheet]   10-100MHz 10/12-Bit FPD-Link III SER/DES
logo
National Semiconductor ...
DS92LV3241 NSC-DS92LV3241_10 Datasheet
171Kb / 6P
   Improving the Robustness of Channel Link Designs with Channel Link II Ser/Des
DS90CR483 NSC-DS90CR483 Datasheet
348Kb / 17P
   48-Bit LVDS Channel Link Serializer/Deserializer
DS90CF384A NSC-DS90CF384A Datasheet
784Kb / 16P
   3.3V LVDS Receiver 24-Bit Flat Panel Display (FPD) Link-65 MHz, 3.3V LVDS Receiver 18-Bit Flat Panel Display (FPD) Link-65 MHz
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com