Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.COM

X  

K4B1G1646C-ZCG9 Datasheet(PDF) 11 Page - Samsung semiconductor

Part # K4B1G1646C-ZCG9
Description  1Gb C-die DDR3 SDRAM Specification
Download  63 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  SAMSUNG [Samsung semiconductor]
Direct Link  http://www.samsung.com/Products/Semiconductor
Logo SAMSUNG - Samsung semiconductor

K4B1G1646C-ZCG9 Datasheet(HTML) 11 Page - Samsung semiconductor

Back Button K4B1G1646C-ZCG9 Datasheet HTML 7Page - Samsung semiconductor K4B1G1646C-ZCG9 Datasheet HTML 8Page - Samsung semiconductor K4B1G1646C-ZCG9 Datasheet HTML 9Page - Samsung semiconductor K4B1G1646C-ZCG9 Datasheet HTML 10Page - Samsung semiconductor K4B1G1646C-ZCG9 Datasheet HTML 11Page - Samsung semiconductor K4B1G1646C-ZCG9 Datasheet HTML 12Page - Samsung semiconductor K4B1G1646C-ZCG9 Datasheet HTML 13Page - Samsung semiconductor K4B1G1646C-ZCG9 Datasheet HTML 14Page - Samsung semiconductor K4B1G1646C-ZCG9 Datasheet HTML 15Page - Samsung semiconductor Next Button
Zoom Inzoom in Zoom Outzoom out
 11 / 63 page
background image
Page 11 of 63
Rev. 1.0 June 2007
1Gb DDR3 SDRAM
K4B1G04(08/16)46C
[ Table 3 ] Input/Output function description
Symbol
Type
Function
CK, CK
Input
Clock: CK and CK are differential clock inputs. All address and control input signals are sampled on the crossing of
the positive edge of CK and negative edge of CK. Output (read) data is referenced to the crossings of CK and CK
CKE
Input
Clock Enable: CKE HIGH activates, and CKE Low deactivates, internal clock signals and device input buffers and
output drivers. Taking CKE Low provides Precharge Power-Down and Self Refresh operation (all banks idle), or
Active Power-Down (Row Active in any bank). CKE is asynchronous for self refresh exit. After VREFCA has become
stable during the power on and initialization sequence, it must be maintained during all operations (including Self-
Refresh). CKE must be maintained high throughout read and write accesses. Input buffers, excluding CK, CK, ODT
and CKE are disabled during power-down. Input buffers, excluding CKE, are disabled during Self -Refresh.
CS
Input
Chip Select: All commands are masked when CS is registered HIGH. CS provides for external Rank selection on
systems with multiple Ranks. CS is considered part of the command code.
ODT
Input
On Die Termination: ODT (registered HIGH) enables termination resistance internal to the DDR3 SDRAM. When
enabled, ODT is only applied to each DQ, DQS, DQS and DM/TDQS, NU/TDQS (When TDQS is enabled via Mode
Register A11=1 in MR1) signal for x8 configurations. The ODT pin will be ignored if the Mode Register (MR1) is pro-
grammed to disable ODT.
RAS, CAS, WE
Input
Command Inputs: RAS, CAS and WE (along with CS) define the command being entered.
DM
(DMU), (DML)
Input
Input Data Mask: DM is an input mask signal for write data. Input data is masked when DM is sampled HIGH coinci-
dent with that input data during a Write access. DM is sampled on both edges of DQS. For x8 device, the function of
DM or TDQS/TDQS is enabled by Mode Register A11 setting in MR1.
BA0 - BA2
Input
Bank Address Inputs: BA0 - BA2 define to which bank an Active, Read, Write or Precharge command is being
applied. Bank address also determines if the mode register or extended mode register is to be accessed during a
MRS cycle.
A0 - A12
Input
Address Inputs: Provided the row address for Active commands and the column address for Read/Write commands
to select one location out of the memory array in the respective bank. (A10/AP and A12/BC have additional functions,
see below)
The address inputs also provide the op-code during Mode Register Set commands.
A10 / AP
Input
Autoprecharge: A10 is sampled during Read/Write commands to determine whether Autoprecharge should be per-
formed to the accessed bank after the Read/Write operation. (HIGH:Autoprecharge; LOW: No Autoprecharge)
A10 is sampled during a Precharge command to determine whether the Precharge applies to one bank (A10 LOW) or
all banks (A10 HIGH). if only one bank is to be precharged, the bank is selected by bank addresses.
A12 / BC
Input
Burst Chop:A12 is sampled during Read and Write commands to determine if burst chop(on-the-fly) will be per-
formed. (HIGH : no burst chop, LOW : burst chopped). See command truth table for details
RESET
Input
Active Low Asynchronous Reset: Reset is active when RESET is LOW, and inactive when RESET is HIGH.
RESET must be HIGH during normal operation. RESET is a CMOS rail to rail signal with DC high and low at 80% and
20% of VDD, i.e. 1.20V for DC high and 0.30V for DC low.
DQ
Input/Output Data Input/ Output: Bi-directional data bus.
DQS, (DQS)
Input/Output Data Strobe: output with read data, input with write data. Edge-aligned with read data, centered in write data.
TDQS, (TDQS)Output
Termination Data Strobe: TDQS/TDQS is applicable for X8 DRAMs only. When enabled via Mode Register A11=1 in
MR1, DRAM will enable the same termination resistance function on TDQS/TDQS that is applied to DQS/DQS. When
disabled via mode register A11=0 in MR1, DM/TDQS will provide the data mask function and TDQS is not used.
NC
No Connect: No internal electrical connection is present.
VDDQ
Supply
DQ Power Supply: 1.5V +/- 0.075V
VSSQ
Supply
DQ Ground
VDD
Supply
Power Supply: 1.5V +/- 0.075V
VSS
Supply
Ground
VREFDQ
Supply
Reference voltage for DQ
VREFCA
Supply
Reference voltage for CA
ZQ
Supply
Reference Pin for ZQ calibration
Note : Input only pins (BA0-BA2, A0-A12, RAS, CAS, WE, CS, CKE, ODT and RESET) do not supply termination.
4.0 Input/Output Functional Description


Similar Part No. - K4B1G1646C-ZCG9

ManufacturerPart #DatasheetDescription
logo
Samsung semiconductor
K4B1G1646D SAMSUNG-K4B1G1646D Datasheet
1Mb / 60P
   1Gb D-die DDR3 SDRAM Specification
K4B1G1646D-HCF7 SAMSUNG-K4B1G1646D-HCF7 Datasheet
1Mb / 60P
   1Gb D-die DDR3 SDRAM Specification
K4B1G1646D-HCF8 SAMSUNG-K4B1G1646D-HCF8 Datasheet
1Mb / 60P
   1Gb D-die DDR3 SDRAM Specification
K4B1G1646D-HCH9 SAMSUNG-K4B1G1646D-HCH9 Datasheet
1Mb / 60P
   1Gb D-die DDR3 SDRAM Specification
K4B1G1646E SAMSUNG-K4B1G1646E Datasheet
721Kb / 23P
   DDR3 SDRAM Memory
More results

Similar Description - K4B1G1646C-ZCG9

ManufacturerPart #DatasheetDescription
logo
Samsung semiconductor
K4B1G0446D SAMSUNG-K4B1G0446D Datasheet
1Mb / 60P
   1Gb D-die DDR3 SDRAM Specification
K4T1G044QC SAMSUNG-K4T1G044QC Datasheet
485Kb / 26P
   1Gb C-die DDR2 SDRAM Specification
K4B1G0446G SAMSUNG-K4B1G0446G Datasheet
1Mb / 64P
   1Gb G-die DDR3 SDRAM
K4H1G0638C SAMSUNG-K4H1G0638C Datasheet
348Kb / 23P
   Stacked 1Gb C-die DDR SDRAM Specification
K4H1G0438A SAMSUNG-K4H1G0438A Datasheet
366Kb / 24P
   1Gb A-die SDRAM Specification
logo
Hynix Semiconductor
H5TQ1G43AFP HYNIX-H5TQ1G43AFP Datasheet
4Mb / 77P
   1Gb DDR3 SDRAM
H5TQ1G43TFR HYNIX-H5TQ1G43TFR Datasheet
458Kb / 31P
   1Gb DDR3 SDRAM
H5TQ1G83DFR HYNIX-H5TQ1G83DFR Datasheet
303Kb / 34P
   1Gb DDR3 SDRAM
H5TQ1G83EFR HYNIX-H5TQ1G83EFR Datasheet
598Kb / 33P
   1Gb DDR3 SDRAM
H5TQ1G63DFR HYNIX-H5TQ1G63DFR Datasheet
2Mb / 172P
   1Gb DDR3 SDRAM
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com