Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.COM

X  

CY7C1557V18-375BZI Datasheet(PDF) 1 Page - Cypress Semiconductor

Part # CY7C1557V18-375BZI
Description  72-Mbit DDR-II SRAM 2-Word Burst Architecture (2.0 Cycle Read Latency)
Download  27 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  CYPRESS [Cypress Semiconductor]
Direct Link  http://www.cypress.com
Logo CYPRESS - Cypress Semiconductor

CY7C1557V18-375BZI Datasheet(HTML) 1 Page - Cypress Semiconductor

  CY7C1557V18-375BZI Datasheet HTML 1Page - Cypress Semiconductor CY7C1557V18-375BZI Datasheet HTML 2Page - Cypress Semiconductor CY7C1557V18-375BZI Datasheet HTML 3Page - Cypress Semiconductor CY7C1557V18-375BZI Datasheet HTML 4Page - Cypress Semiconductor CY7C1557V18-375BZI Datasheet HTML 5Page - Cypress Semiconductor CY7C1557V18-375BZI Datasheet HTML 6Page - Cypress Semiconductor CY7C1557V18-375BZI Datasheet HTML 7Page - Cypress Semiconductor CY7C1557V18-375BZI Datasheet HTML 8Page - Cypress Semiconductor CY7C1557V18-375BZI Datasheet HTML 9Page - Cypress Semiconductor Next Button
Zoom Inzoom in Zoom Outzoom out
 1 / 27 page
background image
CY7C1546V18
CY7C1557V18
CY7C1548V18
CY7C1550V18
72-Mbit DDR-II+ SRAM 2-Word Burst
Architecture (2.0 Cycle Read Latency)
Cypress Semiconductor Corporation
198 Champion Court
San Jose
, CA 95134-1709
408-943-2600
Document Number: 001-06550 Rev. *D
Revised August 7, 2007
Features
72-Mbit density (8M x 8, 8M x 9, 4M x 18, 2M x 36)
300 MHz to 375 MHz clock for high bandwidth
2-Word burst for reducing address bus frequency
Double Data Rate (DDR) interfaces
(data transferred at 750 MHz) at 375 MHz
Read latency of 2.0 clock cycles
Two input clocks (K and K) for precise DDR timing
SRAM uses rising edges only
Echo clocks (CQ and CQ) simplify data capture in high speed
systems
Data valid pin (QVLD) to indicate valid data on the output
Synchronous internally self-timed writes
Core VDD = 1.8V ± 0.1V; IO VDDQ = 1.4V to VDD
[1]
HSTL inputs and Variable drive HSTL output buffers
Available in 165-Ball FBGA package (15 x 17 x 1.4 mm)
Offered in both Pb-free and non Pb-free packages
JTAG 1149.1 compatible test access port
Delay Lock Loop (DLL) for accurate data placement
Configurations
With Read Cycle Latency of 2.0 cycles:
CY7C1546V18 – 8M x 8
CY7C1557V18 – 8M x 9
CY7C1548V18 – 4M x 18
CY7C1550V18 – 2M x 36
Functional Description
The CY7C1546V18, CY7C1557V18, CY7C1548V18, and
CY7C1550V18 are 1.8V Synchronous Pipelined SRAM
equipped with DDR-II+ architecture. The DDR-II+ consists of an
SRAM core with advanced synchronous peripheral circuitry.
Addresses for read and write are latched on alternate rising
edges of the input (K) clock. Write data is registered on the rising
edges of both K and K. Read data is driven on the rising edges
of both K and K. Each address location is associated with two
8-bit words (CY7C1546V18), 9-bit words (CY7C1557V18),
18-bit words (CY7C1548V18), or 36-bit words (CY7C1550V18)
that burst sequentially into or out of the device.
Asynchronous inputs include output impedance matching input
(ZQ). Synchronous data outputs (Q, that share the same
physical pins with the data inputs, D) are tightly matched to the
two output echo clocks CQ/CQ, eliminating the need to capture
data separately from individual DDR SRAMs in the system
design.
All synchronous inputs pass through input registers controlled by
the K or K input clocks. All data outputs pass through output
registers controlled by the K or K input clocks. Writes are
conducted with on-chip synchronous self-timed write circuitry.
Selection Guide
375 MHz
333 MHz
300 MHz
Unit
Maximum Operating Frequency
375
333
300
MHz
Maximum Operating Current
x8
1300
1200
1100
mA
x9
1300
1200
1100
x18
1300
1200
1100
x36
1300
1200
1100
Note
1. The QDR consortium specification for VDDQ is 1.5V + 0.1V. The Cypress QDR devices exceed the QDR consortium specification and are capable of supporting VDDQ
= 1.4V to VDD.


Similar Part No. - CY7C1557V18-375BZI

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CY7C1557KV18 CYPRESS-CY7C1557KV18 Datasheet
959Kb / 31P
   72-Mbit DDR II SRAM 2-Word Burst Architecture (2.0 Cycle Read Latency)
More results

Similar Description - CY7C1557V18-375BZI

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CY7C1546KV18 CYPRESS-CY7C1546KV18 Datasheet
959Kb / 31P
   72-Mbit DDR II SRAM 2-Word Burst Architecture (2.0 Cycle Read Latency)
CY7C1548KV18 CYPRESS-CY7C1548KV18_12 Datasheet
844Kb / 29P
   72-Mbit DDR II SRAM Two-Word Burst Architecture (2.0 Cycle Read Latency)
CY7C1566KV18 CYPRESS-CY7C1566KV18_11 Datasheet
921Kb / 31P
   72-Mbit DDR II SRAM 2-Word Burst Architecture (2.5 Cycle Read Latency)
CY7C1566V18 CYPRESS-CY7C1566V18 Datasheet
1Mb / 27P
   72-Mbit DDR-II SRAM 2-Word Burst Architecture (2.5 Cycle Read Latency)
CY7C1566V18 CYPRESS-CY7C1566V18_08 Datasheet
664Kb / 28P
   72-Mbit DDR-II SRAM 2-Word Burst Architecture (2.5 Cycle Read Latency)
CY7C1246V18 CYPRESS-CY7C1246V18 Datasheet
1Mb / 27P
   36-Mbit DDR-II SRAM 2-Word Burst Architecture (2.0 Cycle Read Latency)
CY7C1146V18 CYPRESS-CY7C1146V18 Datasheet
1Mb / 27P
   18-Mbit DDR-II SRAM 2-Word Burst Architecture (2.0 Cycle Read Latency)
logo
Renesas Technology Corp
RMQCHA3636DGBA RENESAS-RMQCHA3636DGBA_15 Datasheet
846Kb / 30P
   36-Mbit DDR??II SRAM 2-word Burst Architecture (2.0 Cycle Read latency)
logo
Cypress Semiconductor
CY7C11461KV18 CYPRESS-CY7C11461KV18 Datasheet
854Kb / 29P
   18-Mbit DDR II SRAM 2-Word Burst Architecture (2.0 Cycle Read Latency)
CY7C1246KV18 CYPRESS-CY7C1246KV18 Datasheet
913Kb / 28P
   36-Mbit DDR II SRAM 2-Word Burst Architecture (2.0 Cycle Read Latency)
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com