Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.COM

X  

CY7C1442AV33 Datasheet(PDF) 7 Page - Cypress Semiconductor

Part # CY7C1442AV33
Description  36-Mbit (1M x 36/2M x 18/512K x 72) Pipelined Sync SRAM
Download  31 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  CYPRESS [Cypress Semiconductor]
Direct Link  http://www.cypress.com
Logo CYPRESS - Cypress Semiconductor

CY7C1442AV33 Datasheet(HTML) 7 Page - Cypress Semiconductor

Back Button CY7C1442AV33 Datasheet HTML 3Page - Cypress Semiconductor CY7C1442AV33 Datasheet HTML 4Page - Cypress Semiconductor CY7C1442AV33 Datasheet HTML 5Page - Cypress Semiconductor CY7C1442AV33 Datasheet HTML 6Page - Cypress Semiconductor CY7C1442AV33 Datasheet HTML 7Page - Cypress Semiconductor CY7C1442AV33 Datasheet HTML 8Page - Cypress Semiconductor CY7C1442AV33 Datasheet HTML 9Page - Cypress Semiconductor CY7C1442AV33 Datasheet HTML 10Page - Cypress Semiconductor CY7C1442AV33 Datasheet HTML 11Page - Cypress Semiconductor Next Button
Zoom Inzoom in Zoom Outzoom out
 7 / 31 page
background image
CY7C1440AV33
CY7C1442AV33
CY7C1446AV33
Document #: 38-05383 Rev. *E
Page 7 of 31
CE2
Input-
Synchronous
Chip Enable 2 Input, active HIGH. Sampled on the rising edge of CLK. Used in conjunction
with CE1 and CE3 to select/deselect the device. CE2 is sampled only when a new external
address is loaded.
CE3
Input-
Synchronous
Chip Enable 3 Input, active LOW. Sampled on the rising edge of CLK. Used in conjunction
with CE1 and CE2 to select/deselect the device. Not available for AJ package version. Not
connected for BGA. Where referenced, CE3 is assumed active throughout this document
for BGA. CE3 is sampled only when a new external address is loaded.
OE
Input-
Asynchronous
Output Enable, asynchronous input, active LOW. Controls the direction of the I/O pins.
When LOW, the I/O pins behave as outputs. When deasserted HIGH, I/O pins are tri-stated,
and act as input data pins. OE is masked during the first clock of a read cycle when emerging
from a deselected state.
ADV
Input-
Synchronous
Advance Input signal, sampled on the rising edge of CLK, active LOW. When asserted,
it automatically increments the address in a burst cycle.
ADSP
Input-
Synchronous
Address Strobe from Processor, sampled on the rising edge of CLK, active LOW.
When asserted LOW, addresses presented to the device are captured in the address
registers. A1: A0 are also loaded into the burst counter. When ADSP and ADSC are both
asserted, only ADSP is recognized. ASDP is ignored when CE1 is deasserted HIGH.
ADSC
Input-
Synchronous
Address Strobe from Controller, sampled on the rising edge of CLK, active LOW.
When asserted LOW, addresses presented to the device are captured in the address
registers. A1: A0 are also loaded into the burst counter. When ADSP and ADSC are both
asserted, only ADSP is recognized.
ZZ
Input-
Asynchronous
ZZ “sleep” Input, active HIGH. When asserted HIGH places the device in a
non-time-critical “sleep” condition with data integrity preserved. For normal operation, this
pin has to be LOW or left floating. ZZ pin has an internal pull-down.
DQs, DQPX
I/O-
Synchronous
Bidirectional Data I/O lines. As inputs, they feed into an on-chip data register that is
triggered by the rising edge of CLK. As outputs, they deliver the data contained in the
memory location specified by the addresses presented during the previous clock rise of the
read cycle. The direction of the pins is controlled by OE. When OE is asserted LOW, the
pins behave as outputs. When HIGH, DQs and DQPX are placed in a tri-state condition.
VDD
Power Supply
Power supply inputs to the core of the device.
VSS
Ground
Ground for the core of the device.
VSSQ
I/O Ground
Ground for the I/O circuitry.
VDDQ
I/O Power Supply Power supply for the I/O circuitry.
MODE
Input-
Static
Selects Burst Order. When tied to GND selects linear burst sequence. When tied to VDD
or left floating selects interleaved burst sequence. This is a strap pin and should remain
static during device operation. Mode Pin has an internal pull-up.
TDO
JTAG serial
output
Synchronous
Serial data-out to the JTAG circuit. Delivers data on the negative edge of TCK. If the
JTAG feature is not being utilized, this pin should be disconnected. This pin is not available
on TQFP packages.
TDI
JTAG serial input
Synchronous
Serial data-In to the JTAG circuit. Sampled on the rising edge of TCK. If the JTAG feature
is not being utilized, this pin can be disconnected or connected to VDD. This pin is not
available on TQFP packages.
TMS
JTAG serial input
Synchronous
Serial data-In to the JTAG circuit. Sampled on the rising edge of TCK. If the JTAG feature
is not being utilized, this pin can be disconnected or connected to VDD. This pin is not
available on TQFP packages.
TCK
JTAG-
Clock
Clock input to the JTAG circuitry. If the JTAG feature is not being utilized, this pin must
be connected to VSS. This pin is not available on TQFP packages.
NC
No Connects. Not internally connected to the die
NC/72M,
NC/144M,
NC/288M,
NC/576M,
NC/1G
No Connects. Not internally connected to the die. NC/72M, NC/144M, NC/288M, NC/576M
and NC/1G are address expansion pins are not internally connected to the die.
Pin Definitions (continued)
Name
I/O
Description
[+] Feedback
[+] Feedback


Similar Part No. - CY7C1442AV33

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CY7C1442AV33 CYPRESS-CY7C1442AV33 Datasheet
392Kb / 27P
   36-Mbit (1M x 36/2M x 18/512K x 72) Pipelined Sync SRAM
CY7C1442AV33-167AXC CYPRESS-CY7C1442AV33-167AXC Datasheet
392Kb / 27P
   36-Mbit (1M x 36/2M x 18/512K x 72) Pipelined Sync SRAM
CY7C1442AV33-167BZC CYPRESS-CY7C1442AV33-167BZC Datasheet
392Kb / 27P
   36-Mbit (1M x 36/2M x 18/512K x 72) Pipelined Sync SRAM
CY7C1442AV33-167BZXC CYPRESS-CY7C1442AV33-167BZXC Datasheet
392Kb / 27P
   36-Mbit (1M x 36/2M x 18/512K x 72) Pipelined Sync SRAM
CY7C1442AV33-200AXC CYPRESS-CY7C1442AV33-200AXC Datasheet
392Kb / 27P
   36-Mbit (1M x 36/2M x 18/512K x 72) Pipelined Sync SRAM
More results

Similar Description - CY7C1442AV33

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CY7C1440AV33 CYPRESS-CY7C1440AV33 Datasheet
392Kb / 27P
   36-Mbit (1M x 36/2M x 18/512K x 72) Pipelined Sync SRAM
CY7C1440AV25 CYPRESS-CY7C1440AV25 Datasheet
524Kb / 32P
   36-Mbit (1M x 36/2M x 18/512K x 72) Pipelined Sync SRAM
CY7C1480V33 CYPRESS-CY7C1480V33_07 Datasheet
1Mb / 32P
   72-Mbit (2M x 36/4M x 18/1M x 72) Pipelined Sync SRAM
CY7C1480V25 CYPRESS-CY7C1480V25_06 Datasheet
578Kb / 31P
   72-Mbit (2M x 36/4M x 18/1M x 72) Pipelined Sync SRAM
CY7C1480V33 CYPRESS-CY7C1480V33 Datasheet
398Kb / 30P
   72-Mbit (2M x 36/4M x 18/1M x 72) Pipelined Sync SRAM
CY7C1480V25 CYPRESS-CY7C1480V25 Datasheet
1Mb / 32P
   72-Mbit (2M x 36/4M x 18/1M x 72) Pipelined Sync SRAM
CY7C1480BV33 CYPRESS-CY7C1480BV33 Datasheet
974Kb / 34P
   72-Mbit (2M x 36/4M x 18/1M x 72) Pipelined Sync SRAM
CY7C1480V33 CYPRESS-CY7C1480V33_06 Datasheet
578Kb / 31P
   72-Mbit (2M x 36/4M x 18/1M x 72) Pipelined Sync SRAM
CY7C1480BV25 CYPRESS-CY7C1480BV25 Datasheet
933Kb / 31P
   72-Mbit (2M x 36/4M x 18/1M x 72) Pipelined Sync SRAM
CY7C1444AV25 CYPRESS-CY7C1444AV25 Datasheet
440Kb / 26P
   36-Mbit (1M x 36/2M x 18) Pipelined DCD Sync SRAM
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com