Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.COM

X  

CY7C1386FV25-250BGC Datasheet(PDF) 2 Page - Cypress Semiconductor

Part # CY7C1386FV25-250BGC
Description  18-Mbit (512K x 36/1M x 18) Pipelined DCD Sync SRAM
Download  30 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  CYPRESS [Cypress Semiconductor]
Direct Link  http://www.cypress.com
Logo CYPRESS - Cypress Semiconductor

CY7C1386FV25-250BGC Datasheet(HTML) 2 Page - Cypress Semiconductor

  CY7C1386FV25-250BGC Datasheet HTML 1Page - Cypress Semiconductor CY7C1386FV25-250BGC Datasheet HTML 2Page - Cypress Semiconductor CY7C1386FV25-250BGC Datasheet HTML 3Page - Cypress Semiconductor CY7C1386FV25-250BGC Datasheet HTML 4Page - Cypress Semiconductor CY7C1386FV25-250BGC Datasheet HTML 5Page - Cypress Semiconductor CY7C1386FV25-250BGC Datasheet HTML 6Page - Cypress Semiconductor CY7C1386FV25-250BGC Datasheet HTML 7Page - Cypress Semiconductor CY7C1386FV25-250BGC Datasheet HTML 8Page - Cypress Semiconductor CY7C1386FV25-250BGC Datasheet HTML 9Page - Cypress Semiconductor Next Button
Zoom Inzoom in Zoom Outzoom out
 2 / 30 page
background image
CY7C1386DV25, CY7C1386FV25
CY7C1387DV25, CY7C1387FV25
Document Number: 38-05548 Rev. *E
Page 2 of 30
Logic Block Diagram – CY7C1386DV25/CY7C1386FV25 [3] (512K x 36)
Logic Block Diagram – CY7C1387DV25/CY7C1387FV25 [3] (1M x 18)
ADDRESS
REGISTER
ADV
CLK
BURST
COUNTER AND
LOGIC
CLR
Q1
Q0
ADSP
ADSC
MODE
BW D
BW C
BW B
BW A
BWE
GW
CE 1
CE 2
CE 3
OE
DQ D,DQP D
BYTE
WRITE REGISTER
DQ c,DQP C
BYTE
WRITE REGISTER
DQ B,DQP B
BYTE
WRITE REGISTER
DQ A,DQP A
BYTE
WRITE REGISTER
ENABLE
REGISTER
PIPELINED
ENABLE
OUTPUT
REGISTERS
SENSE
AMPS
MEMORY
ARRAY
OUTPUT
BUFFERS
DQ A,DQP A
BYTE
WRITE DRIVER
DQ B,DQP B
BYTE
WRITE DRIVER
DQ c,DQP C
BYTE
WRITE DRIVER
DQ D,DQP D
BYTE
WRITE DRIVER
INPUT
REGISTERS
A0,A1,A
A[1:0]
CONTROL
ZZ
E
2
DQs
DQP A
DQP B
DQP C
DQP D
ADDRESS
REGISTER
ADV
CLK
BURST
COUNTER AND
CLR
Q1
Q0
ADSC
BW B
BW A
CE 1
DQ B, DQP B
BYTE
WRITE REGISTER
DQ A , DQP
BYTE
WRITE REGISTER
ENABLE
REGISTER
OE
SENSE
AMPS
MEMORY
ARRAY
ADSP
2
A[1:0]
MODE
CE 2
CE 3
BWE
PIPELINED
ENABLE
DQs,
DQP A
DQP B
OUTPUT
REGISTERS
INPUT
REGISTERS
E
OUTPUT
BUFFERS
DQ B , DQP B
BYTE
DQ A, DQP A
BYTE
SLEEP
CONTROL
A0, A1, A
Note
3. CY7C1386FV25 and CY7C1387FV25 have only 1 chip enable (CE1).


Similar Part No. - CY7C1386FV25-250BGC

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CY7C1386F CYPRESS-CY7C1386F Datasheet
1Mb / 36P
   18-Mbit (512 K x 36/1 M x 18) Pipelined DCD Sync SRAM
CY7C1386F-167BGC CYPRESS-CY7C1386F-167BGC Datasheet
1Mb / 30P
   18-Mbit (512K x 36/1 Mbit x 18) Pipelined DCD Sync SRAM
CY7C1386F-167BGI CYPRESS-CY7C1386F-167BGI Datasheet
1Mb / 30P
   18-Mbit (512K x 36/1 Mbit x 18) Pipelined DCD Sync SRAM
CY7C1386F-167BGXC CYPRESS-CY7C1386F-167BGXC Datasheet
1Mb / 30P
   18-Mbit (512K x 36/1 Mbit x 18) Pipelined DCD Sync SRAM
CY7C1386F-167BGXI CYPRESS-CY7C1386F-167BGXI Datasheet
1Mb / 30P
   18-Mbit (512K x 36/1 Mbit x 18) Pipelined DCD Sync SRAM
More results

Similar Description - CY7C1386FV25-250BGC

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CY7C1386C CYPRESS-CY7C1386C Datasheet
554Kb / 34P
   18-Mb (512K x 36/1M x 18) Pipelined DCD Sync SRAM
CY7C1386CV25 CYPRESS-CY7C1386CV25 Datasheet
547Kb / 36P
   18-Mb (512K x 36/1M x 18) Pipelined DCD Sync SRAM
CY7C1386D CYPRESS-CY7C1386D_07 Datasheet
1Mb / 30P
   18-Mbit (512K x 36/1 Mbit x 18) Pipelined DCD Sync SRAM
CY7C1387D CYPRESS-CY7C1387D Datasheet
481Kb / 29P
   18-Mbit (512K x 36/1 Mbit x 18) Pipelined DCD Sync SRAM
CY7C1386B CYPRESS-CY7C1386B Datasheet
789Kb / 32P
   512K x 36/1M x 18 Pipelined DCD SRAM
CY7C1444AV25 CYPRESS-CY7C1444AV25 Datasheet
440Kb / 26P
   36-Mbit (1M x 36/2M x 18) Pipelined DCD Sync SRAM
CY7C1444AV33 CYPRESS-CY7C1444AV33 Datasheet
479Kb / 26P
   36-Mbit (1M x 36/2Mx 18) Pipelined DCD Sync SRAM
CY7C1380D CYPRESS-CY7C1380D Datasheet
469Kb / 29P
   18-Mbit (512K x 36/1M x 18) Pipelined SRAM
CY7C1366C CYPRESS-CY7C1366C_06 Datasheet
549Kb / 29P
   9-Mbit (256K x 36/512K x 18) Pipelined DCD Sync SRAM
CY7C1366C CYPRESS-CY7C1366C Datasheet
458Kb / 27P
   9-Mbit (256K x 36/512K x 18) Pipelined DCD Sync SRAM
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com