Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.COM

X  

CY7C1345G-100BGI Datasheet(PDF) 1 Page - Cypress Semiconductor

Part # CY7C1345G-100BGI
Description  4-Mbit (128K x 36) Flow Through Sync SRAM
Download  20 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  CYPRESS [Cypress Semiconductor]
Direct Link  http://www.cypress.com
Logo CYPRESS - Cypress Semiconductor

CY7C1345G-100BGI Datasheet(HTML) 1 Page - Cypress Semiconductor

  CY7C1345G-100BGI Datasheet HTML 1Page - Cypress Semiconductor CY7C1345G-100BGI Datasheet HTML 2Page - Cypress Semiconductor CY7C1345G-100BGI Datasheet HTML 3Page - Cypress Semiconductor CY7C1345G-100BGI Datasheet HTML 4Page - Cypress Semiconductor CY7C1345G-100BGI Datasheet HTML 5Page - Cypress Semiconductor CY7C1345G-100BGI Datasheet HTML 6Page - Cypress Semiconductor CY7C1345G-100BGI Datasheet HTML 7Page - Cypress Semiconductor CY7C1345G-100BGI Datasheet HTML 8Page - Cypress Semiconductor CY7C1345G-100BGI Datasheet HTML 9Page - Cypress Semiconductor Next Button
Zoom Inzoom in Zoom Outzoom out
 1 / 20 page
background image
CY7C1345G
4-Mbit (128K x 36) Flow Through Sync SRAM
Cypress Semiconductor Corporation
198 Champion Court
San Jose
, CA 95134-1709
408-943-2600
Document Number: 38-05517 Rev. *E
Revised July 15, 2007
Features
128K x 36 common IO
3.3V core power supply (VDD)
2.5V or 3.3V IO supply (VDDQ)
Fast clock-to-output times
6.5 ns (133 MHz version)
Provide high performance 2-1-1-1 access rate
User selectable burst counter supporting Intel Pentium inter-
leaved or linear burst sequences
Separate processor and controller address strobes
Synchronous self-timed write
Asynchronous output enable
Available in Pb-free 100-Pin TQFP package, Pb-free and
non-Pb-free 119-Ball BGA package
ZZ Sleep Mode option
Functional Description
The CY7C1345G is a 128K x 36 synchronous cache RAM
designed to interface with high speed microprocessors with
minimum glue logic. The maximum access delay from clock rise
is 6.5 ns (133 MHz version). A two-bit on-chip counter captures
the first address in a burst and increments the address automat-
ically for the rest of the burst access. All synchronous inputs are
gated by registers controlled by a positive edge triggered Clock
Input (CLK). The synchronous inputs include all addresses, all
data inputs, address pipelining Chip Enable (CE1), depth
expansion Chip Enables (CE2 and CE3), Burst Control inputs
(ADSC, ADSP, and ADV), Write Enables (BWx, and BWE), and
Global Write (GW). Asynchronous inputs include the Output
Enable (OE) and the ZZ pin.
The CY7C1345G enables either interleaved or linear burst
sequences, selected by the MODE input pin. A HIGH selects an
interleaved burst sequence, while a LOW selects a linear burst
sequence. Burst accesses are initiated with the Processor
Address Strobe (ADSP) or the cache Controller Address Strobe
(ADSC) inputs.
Addresses and chip enables are registered at rising edge of
clock when either Address Strobe Processor (ADSP) or Address
Strobe Controller (ADSC) is active. Subsequent burst addresses
are internally generated as controlled by the Advance pin (ADV).
The CY7C1345G operates from a +3.3V core power supply
while all outputs operate with either a +2.5 or +3.3V supply. All
inputs and outputs are JEDEC standard JESD8-5 compatible.
For best practice recommendations, refer to the Cypress appli-
cation note AN1064, SRAM System Guidelines.
Selection Guide
Parameter
133 MHz
100 MHz
Unit
Maximum Access Time
6.5
8.0
ns
Maximum Operating Current
225
205
mA
Maximum Standby Current
40
40
mA


Similar Part No. - CY7C1345G-100BGI

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CY7C1345G-100BGI CYPRESS-CY7C1345G-100BGI Datasheet
331Kb / 17P
   4-Mbit (128K x 36) Flow-Through Sync SRAM
More results

Similar Description - CY7C1345G-100BGI

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CY7C1345G CYPRESS-CY7C1345G Datasheet
331Kb / 17P
   4-Mbit (128K x 36) Flow-Through Sync SRAM
CY7C13451G CYPRESS-CY7C13451G Datasheet
746Kb / 23P
   4-Mbit (128K 횞 36) Flow-Through Sync SRAM
CY7C1338G CYPRESS-CY7C1338G_06 Datasheet
396Kb / 17P
   4-Mbit (128K x 32) Flow-Through Sync SRAM
CY7C1338G CYPRESS-CY7C1338G Datasheet
291Kb / 17P
   4-Mbit (128K x 32) Flow-Through Sync SRAM
CY7C1345F CYPRESS-CY7C1345F Datasheet
421Kb / 17P
   4-Mb (128K x 36) Flow-Through Sync SRAM
CY7C1345G CYPRESS-CY7C1345G_13 Datasheet
771Kb / 24P
   4-Mbit (128 K x 36) Flow-Through Sync SRAM
CY7C1324H CYPRESS-CY7C1324H Datasheet
678Kb / 15P
   2-Mbit (128K x 18) Flow-Through Sync SRAM
CY7C1347F CYPRESS-CY7C1347F Datasheet
423Kb / 19P
   4-Mbit (128K x 36) Pipelined Sync SRAM
CY7C1347G CYPRESS-CY7C1347G Datasheet
1,021Kb / 21P
   4-Mbit (128K x 36) Pipelined Sync SRAM
CY7C1344H CYPRESS-CY7C1344H Datasheet
680Kb / 15P
   2-Mbit (64K x 36) Flow-Through Sync SRAM
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com