CY7C1261V18
CY7C1276V18
CY7C1263V18
CY7C1265V18
Document Number: 001-06366 Rev. *C
Page 10 of 28
Application Example
Figure 1 shows the use of four QDR-II+ SRAMs in an application.
Figure 1. Application Example
Truth Table
The truth table for the CY7C1261V18, CY7C1276V18, CY7C1263V18, and CY7C1265V18 follows.[2, 3, 4, 5, 6, 7]
Operation
K
RPS WPS
DQ
DQ
DQ
DQ
Write Cycle:
Load address on the
rising edge of K; input
write data on two
consecutive K and K
rising edges.
L-H
H[8]
L[9]
D(A) at K(t + 1)
↑ D(A + 1) at K(t +1) ↑ D(A + 2) at K(t + 2) ↑ D(A + 3) at K(t + 2) ↑
Read Cycle:
(2.5 cycle Latency)
Load address on the
rising edge of K; wait
two and half cycle;
read data on two
consecutive K and K
rising edges.
L-H
L[9]
X
Q(A) at K(t + 2)
↑ Q(A + 1) at K(t + 3) ↑ Q(A + 2) at K(t + 3) ↑ Q(A + 3) at K(t + 4) ↑
NOP: No Operation
L-H
H
H
D = X
Q = High-Z
D = X
Q = High-Z
D = X
Q = High-Z
D = X
Q = High-Z
Standby: Clock
Stopped
Stopped X
X
Previous State
Previous State
Previous State
Previous State
BUS MASTER
(CPU or ASIC)
DATA IN
DATA OUT
Address
Source K
Source K
Vt
Vt
Vt
R
R
CLKIN/CLKIN
D
A
K
SRAM #4
RQ = 250ohms
ZQ
CQ/CQ
Q
K
RPS WPS BWS
D
A
K
SRAM #1
RQ = 250ohms
ZQ
CQ/CQ
Q
K
RPS WPS BWS
RPS
WPS
BWS
R = 50ohms, Vt = V
/2
DDQ
R
Notes
2. X = “Don't Care,” H = Logic HIGH, L = Logic LOW,
↑ represents rising edge.
3. Device powers up deselected with the outputs in a tri-state condition.
4. “A” represents address location latched by the devices when transaction was initiated. A + 1, A + 2, and A + 3 represent the address sequence in the burst.
5. “t” represents the cycle at which a read/write operation is started. t + 1, t + 2, t + 3 and t + 4 are the first, second, third, and fourth clock cycles, respectively,
succeeding the “t” clock cycle.
6. Data inputs are registered at K and K rising edges. Data outputs are delivered on K and K rising edges.
7. Cypress recommends that K = K = HIGH when clock is stopped. This is not essential, but permits most rapid restart by overcoming transmission line charging
symmetrically.
8. If this signal was LOW to initiate the previous cycle, this signal becomes a “Don’t Care” for this operation.
9. This signal was HIGH on previous K clock rise. Initiating consecutive read or write operations on consecutive K clock rises is not permitted. The device will ignore
the second read or write request.
[+] Feedback
[+] Feedback