Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.COM

X  

CY7C1177V18-333BZXC Datasheet(PDF) 7 Page - Cypress Semiconductor

Part # CY7C1177V18-333BZXC
Description  18-Mbit DDR-II SRAM 2-Word Burst Architecture (2.5 Cycle Read Latency)
Download  27 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  CYPRESS [Cypress Semiconductor]
Direct Link  http://www.cypress.com
Logo CYPRESS - Cypress Semiconductor

CY7C1177V18-333BZXC Datasheet(HTML) 7 Page - Cypress Semiconductor

Back Button CY7C1177V18-333BZXC Datasheet HTML 3Page - Cypress Semiconductor CY7C1177V18-333BZXC Datasheet HTML 4Page - Cypress Semiconductor CY7C1177V18-333BZXC Datasheet HTML 5Page - Cypress Semiconductor CY7C1177V18-333BZXC Datasheet HTML 6Page - Cypress Semiconductor CY7C1177V18-333BZXC Datasheet HTML 7Page - Cypress Semiconductor CY7C1177V18-333BZXC Datasheet HTML 8Page - Cypress Semiconductor CY7C1177V18-333BZXC Datasheet HTML 9Page - Cypress Semiconductor CY7C1177V18-333BZXC Datasheet HTML 10Page - Cypress Semiconductor CY7C1177V18-333BZXC Datasheet HTML 11Page - Cypress Semiconductor Next Button
Zoom Inzoom in Zoom Outzoom out
 7 / 27 page
background image
CY7C1166V18
CY7C1177V18
CY7C1168V18
CY7C1170V18
Document Number: 001-06620 Rev. *C
Page 7 of 27
ZQ
Input
Output Impedance Matching Input. This input is used to tune the device outputs to the system data
bus impedance. CQ, CQ, and Q[x:0] output impedance are set to 0.2 x RQ, where RQ is a resistor
connected between ZQ and ground. Alternatively, this pin can be connected directly to VDDQ, which
enables the minimum impedance mode. This pin cannot be connected directly to GND or left uncon-
nected.
DOFF
Input
DLL Turn Off
− Active LOW. Connecting this pin to ground turns off the DLL inside the device. The
timings in the DLL turned off operation is different from those listed in this data sheet. For normal
operation, this pin can be connected to a pull up through a 10K
Ω or less pull up resistor. The device
behaves in DDR-I mode when the DLL is turned off. In this mode, the device can be operated at a
frequency of up to 167 MHz with DDR-I timing.
TDO
Output
TDO for JTAG.
TCK
Input
TCK pin for JTAG.
TDI
Input
TDI pin for JTAG.
TMS
Input
TMS pin for JTAG.
NC
N/A
Not connected to the die. Tie to any voltage level.
NC/36M
N/A
Not connected to the die. Tie to any voltage level.
NC/72M
N/A
Not connected to the die. Tie to any voltage level.
NC/144M
N/A
Not connected to the die. Tie to any voltage level.
NC/288M
N/A
Not connected to the die. Tie to any voltage level.
VREF
Input-
Reference
Reference Voltage Input. Static input used to set the reference level for HSTL inputs, outputs, and
AC measurement points.
VDD
Power Supply Power supply inputs to the core of the device.
VSS
Ground
Ground for the device.
VDDQ
Power Supply Power supply inputs for the outputs of the device.
Pin Definitions (continued)
Pin Name
IO
Pin Description
[+] Feedback
[+] Feedback


Similar Part No. - CY7C1177V18-333BZXC

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CY7C11771KV18 CYPRESS-CY7C11771KV18 Datasheet
754Kb / 26P
   18-Mbit DDR II SRAM Two-Word Burst Architecture (2.5 Cycle Read Latency)
CY7C1177KV18 CYPRESS-CY7C1177KV18 Datasheet
874Kb / 29P
   18-Mbit DDR II SRAM Two-Word Burst Architecture (2.5 Cycle Read Latency)
More results

Similar Description - CY7C1177V18-333BZXC

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CY7C1166KV18 CYPRESS-CY7C1166KV18 Datasheet
874Kb / 29P
   18-Mbit DDR II SRAM Two-Word Burst Architecture (2.5 Cycle Read Latency)
CY7C1146KV18 CYPRESS-CY7C1146KV18 Datasheet
885Kb / 29P
   18-Mbit DDR II SRAM Two-Word Burst Architecture (2.5 Cycle Read Latency)
CY7C11661KV18 CYPRESS-CY7C11661KV18 Datasheet
754Kb / 26P
   18-Mbit DDR II SRAM Two-Word Burst Architecture (2.5 Cycle Read Latency)
CY7C1566KV18 CYPRESS-CY7C1566KV18_11 Datasheet
921Kb / 31P
   72-Mbit DDR II SRAM 2-Word Burst Architecture (2.5 Cycle Read Latency)
logo
Renesas Technology Corp
RMQCBA3636DGBA RENESAS-RMQCBA3636DGBA_15 Datasheet
849Kb / 30P
   36-Mbit DDR??II SRAM 2-word Burst Architecture (2.5 Cycle Read latency)
logo
Cypress Semiconductor
CY7C1266V18 CYPRESS-CY7C1266V18 Datasheet
1Mb / 27P
   36-Mbit DDR-II SRAM 2-Word Burst Architecture (2.5 Cycle Read Latency)
CY7C12661KV18 CYPRESS-CY7C12661KV18 Datasheet
903Kb / 30P
   36-Mbit DDR II SRAM 2-Word Burst Architecture (2.5 Cycle Read Latency)
CY7C1566V18 CYPRESS-CY7C1566V18 Datasheet
1Mb / 27P
   72-Mbit DDR-II SRAM 2-Word Burst Architecture (2.5 Cycle Read Latency)
CY7C1566V18 CYPRESS-CY7C1566V18_08 Datasheet
664Kb / 28P
   72-Mbit DDR-II SRAM 2-Word Burst Architecture (2.5 Cycle Read Latency)
CY7C1146V18 CYPRESS-CY7C1146V18 Datasheet
1Mb / 27P
   18-Mbit DDR-II SRAM 2-Word Burst Architecture (2.0 Cycle Read Latency)
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com