Electronic Components Datasheet Search |
|
DJIXP972MQCA4 Datasheet(PDF) 89 Page - Intel Corporation |
|
DJIXP972MQCA4 Datasheet(HTML) 89 Page - Intel Corporation |
89 / 92 page Intel ® LXT972M Single-Port 10/100 Mbps PHY Transceiver Datasheet 89 Document Number: 302875-005 Revision Date: 27-Oct-2005 Table 56 lists transmit control bits. Table 56. Transmit Control Register - Address 30, Hex 1E Bit Name Description Type 2 Default 30.15:13 Reserved Write as ‘0’. Ignore on Read. R/W 000 30.12 Transmit Low Power Transmit Low Power 0 = Normal transmission. 1 = Forces the transmitter into low power mode. Also forces a zero-differential transmission. R/W 0 30.11:10 Port Rise Time Control 1 Port Rise Time Control 00 = 3.0 ns (Default) 01 = 3.4 ns 10 = 3.9 ns 11 = 4.4 ns R/W 00 30.9:0 Reserved Ignore on Read. R/W 0000000 000 1. Values are approximations and may vary outside indicated values based upon implementation loading conditions. Not guaranteed. 2. R/W = Read/Write 3. Latch State during Reset is based on the state of hardware configuration pins at RESET_L. |
Similar Part No. - DJIXP972MQCA4 |
|
Similar Description - DJIXP972MQCA4 |
|
|
Link URL |
Privacy Policy |
ALLDATASHEET.COM |
Does ALLDATASHEET help your business so far? [ DONATE ] |
About Alldatasheet | Advertisement | Datasheet Upload | Contact us | Privacy Policy | Link Exchange | Manufacturer List All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |